# e<sub>2</sub>v # High Linearity ADC 10-bit 2.5 Gsps with 1:4 DMUX 5 GHz Full Power Bandwidth # **Datasheet** #### **Features** - ADC 10-bit Resolution - Up to 2.5 Gsps Sampling Rate - Selectable 1:4 or 1:2 Demultiplexed Digital LVDS Outputs - True Single Core Architecture (No Calibration Required) - External Interleaving Possible Via 3-Wire Serial Interface - Gain Adjust - Offset Adjust - Sampling Delay Adjust - Full Scale Analog Input Voltage Span 500 mVpp - 100 $\Omega$ Differential Analog Input and Clock Input - Differential Digital Outputs, LVDS Logic Compatibility - Low Latency Pipeline Delay - Test Mode for Output Data Registering (BIST) - Power Supplies: 5.0V, 3.3V, 2.5V - Power Management (Nap, Sleep Mode) - EBGA317 (Enhanced Ball Grid Array) Package #### **Performance** - Single Tone Performance in 1st Nyquist (-1 dBFS) - ENOB = 7.7 bit, SFDR = -56 dBFS at 2.5 Gsps, Fin = 500 MHz - ENOB = 7.8 bit, SFDR = -58 dBFS at 2.5 Gsps, Fin = 1245 MHz - Single Tone Performance in 2<sup>nd</sup> Nyquist (–3 dBFS): - ENOB = 7.8 bit, SFDR = -60 dBFS at 2.5 Gsps, Fin = 2495 MHz - 5 GHz Full Power Input Bandwidth (-3 dB) - ±0.5 dB Band Flatness from 10 MHz to 2.5 GHz - Input VSWR = 1.25:1 from DC to 2.5 GHz - Bit Error Rate: 10<sup>-12</sup> at 2.5 Gsps - No Missing Codes at 2.5 Gsps, 1<sup>st</sup> and 2<sup>nd</sup> Nyquist ## **Screening** - Temperature Range - Commercial "C" Grade: Tamb > 0°C ; $T_J$ < 90°C - Industrial "V" Grade: Tamb > -40°C; T<sub>J</sub> < 110°C ## **Applications** - Direct Broadband RF Down Conversion - Wide Band Communications Receiver - High Speed Instrumentation - High Speed Data Acquisition Systems ## 1. Block Diagram The EV10AS150A combines a 10-bit 2.5 Gsps fully bipolar analog-to-digital converter chip, driving a fully bipolar DMUX chip with selectable Demultiplexing ratio (1:2) or (1:4). The 5 GHz full power input bandwidth of the ADC allows the direct digitization of up to 1 GHz broadband signals in the high IF region, in either L\_Band or S\_Band. The EV10AS150A features 7.8 effective bit and close to –58 dBFS spurious level at 2.5 Gsps over the full 1<sup>st</sup> Nyquist for large signals close to ADC Full Scale (–1 dBFS), and 8.1 bit ENOB at –6 dBFS in the 2<sup>nd</sup> Nyquist zone. The 1:4 demultiplexed digital outputs are LVDS logic compatible, which allows easy interface with standard FPGAs or DSPs. The EV10AS150A operates at up to 2.5 Gsps in DMUX 1:4 and up to 2.0 Gsps in 1:2 DMUX ratio (The speed limitation with 1:2 DMUX ratio is mainly dictated by external data flow exchange capability at 2 × 1 Gsps with available FPGAs). The EV10AS150A ADC+DMUX combo device is packaged in a $25 \times 35$ mm Enhanced Ball Grid Array EBGA317. This Package is based on multiple layers which allows the design of low impedance continuous ground and power supplies planes, and the design of $50\Omega$ controlled impedance lines ( $100\Omega$ differential impedance). This package has the same Thermal Coefficient of Expansion (TCE) as FR4 application boards, thus featuring excellent long term reliability when submitted to repeated thermal cycles. Figure 1-1. Functional Block Diagram ## 2. Specifications This section describes the device specifications in terms of: - Absolute max ratings - · Recommended conditions of use - · Electrical operating characteristics - Timings ## 2.1 Absolute Maximum Ratings Absolute maximum ratings are limiting values (referenced to GND = 0V), to be applied individually, while other parameters are within specified operating conditions. Long exposure to maximum rating may affect device reliability. Maximum ratings on I/Os are defined with device powered ON. All integrated circuits have to be handled with appropriate care to avoid damages due to ESD. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure. Table 2-1. Absolute Maximum Ratings | Parameter | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------|------| | Analog 5.0V Power Supply voltage | V <sub>CCA5</sub> | GND to 6.0 | V | | Analog 3.3V Power Supply voltage | V <sub>CCA3</sub> | GND to 3.6 | V | | Digital 3.3V Power Supply Voltage | V <sub>CCD</sub> | GND to 3.6 | V | | Output 2.5V Power Supply voltage | V <sub>PLUSD</sub> | GND to 3.0 | V | | Minimum Analog input peak voltage <sup>(1)</sup> (with differential input) | V <sub>IN</sub> or V <sub>INN</sub> | 2.0 | V | | Maximum Analog input peak voltage <sup>(1)</sup> (with differential input) | V <sub>IN</sub> or V <sub>INN</sub> | 4.0 | V | | Maximum difference between $V_{IN}$ and $V_{INN}^{(1)}$ (with differential input) | IV <sub>IN</sub> – V <sub>INN</sub> I | 2.0<br>(4 Vpp = +13 dBm in 100Ω) | V | | Minimum Analog input peak voltage <sup>(2)</sup> (with single ended input) | $V_{IN}$ with $V_{INN} = 50\Omega$ to GND or $V_{INN}$ with $V_{IN} = 50\Omega$ to GND | 2.0 | V | | Maximum Analog input peak voltage <sup>(2)</sup> (with single ended input) | $V_{IN}$ with $V_{INN} = 50\Omega$ to GND or $V_{INN}$ with $V_{IN} = 50\Omega$ to GND | 4.0 | ٧ | | Maximum amplitude on $V_{\rm IN}$ or $V_{\rm INN}^{(2)}$ (with single ended input) | IV <sub>IN</sub> I or IV <sub>INN</sub> I | (2 Vpp = +10 dBm in $50\Omega$ ) | V | | Minimum Clock input peak voltage (with differential clock) | V <sub>CLK</sub> or V <sub>CLKN</sub> | 1.5 | V | | Maximum Clock input peak voltage (with differential clock) | V <sub>CLK</sub> or V <sub>CLKN</sub> | 4.0 | V | | Maximum difference between $V_{\text{CLK}}$ and $V_{\text{CLKN}}$ (with differential clock) | IV <sub>CLK</sub> – V <sub>CLKN</sub> I | 1.5<br>(3 Vpp) | V | | 3WSI input voltage | SDATA, SLDN, SCLK, RESET | -0.3 to V <sub>CCA3</sub> + 0.3 | V | Table 2-1. Absolute Maximum Ratings (Continued) | Parameter | Symbol | Value | Unit | |--------------------------------|--------------------------------|--------------------------------------------|------| | ADC Reset Voltage | DRR | -0.3 to V <sub>CCA3</sub> + 0.3 | V | | DMUX function input voltage | RS, DRTYPE, SLEEP, STAGG, BIST | -0.3 to V <sub>CCD</sub> + 0.3 | V | | DMUX Asynchronous Reset | ASYNCRST | -0.3 to V <sub>CCD</sub> + 0.3 | V | | DMUX Control Voltage | CLKDACTRL | -0.3 to V <sub>CCD</sub> + 0.3 | V | | Maximum input voltage on DIODE | DIODE ADC | 700 | mV | | Maximum input current on DIODE | DIODE ADC | 1 | mA | | Max Junction Temperature | T <sub>J</sub> | 135 | °C | | Storage temperature | Tstg | –55 to 150 | °C | | ESD protection (HBM) | | ≥ 500 on ADC inputs<br>500 on DMUX outputs | V | Notes: 1. See Section 2.1.1. 2. See Section 2.1.2. #### 2.1.1 Analog Input Max Ratings in differential configuration Internal DC Common mode bias for differential analog inputs is: +3V. Input impedance on V<sub>IN</sub> and V<sub>INN</sub> is: $55\Omega$ // $550\Omega$ = $50\Omega$ . Max rating is $\pm 1V = 2$ Vpp on each single ended input, corresponding to 4 Vpp in differential. • Vinput max = 3V + 1V = 4V • Vinput min = 3V - 1V = 2V • With $V_{IN} = +4V$ and $V_{INN} = +2V \Rightarrow V_{IN} - V_{INN} = +2V$ • With $V_{INN} = +4V$ and $V_{IN} = +2V \Rightarrow V_{IN} - V_{INN} = -2V$ Figure 2-1. Analog Input Max Ratings in Differential Configuration #### 2.1.2 Analog Input Max Ratings in Single Ended Configuration Internal DC common mode bias for differential analog inputs is +3V. Input impedance on $V_{IN}$ (and $V_{INN}$ ) is: $55\Omega$ // $550\Omega$ = $50\Omega$ Max rating is $\pm 1V$ on one single ended signal, corresponding to 2 Vpp on $50\Omega$ Limiting parameter for maximum rating is not $V_{IN} - V_{INN}$ differential input voltage but $V_{IN}$ peak voltage value which shall not exceed +4V to avoid turning on the ESD protection tied to $V_{CCA3} = +3.3V$ . Vinput max = 3V (CM) + 1V (ESD) = 4V (If +4 Vp is applied, the ESD protections becomes forward biased: (+4V - 3.3V = +0.7V). Vinput min = 3V - 1V = 2V The ESD diode can sustain up to 10 mA forward biasing without damage, but incoming signal will be clipped at +4V = +3V (internal DC common mode) + 1V. Figure 2-2. Analog Input Max Ratings in Single Ended Configuration ## 2.2 Recommended Conditions of Use Table 2-2. Recommended Conditions of Use | Parameter | Symbol | Comments | Recommended | Unit | |-----------------------------------|-----------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|------| | Power supplies | | | | | | Analog 3.3V Power Supply voltage | V <sub>CCA3</sub> | | 3.3 | V | | Analog 5.0V Power Supply voltage | V <sub>CCA5</sub> | No specific power supply | 5.0 | V | | Digital 3.3V Power Supply voltage | V <sub>CCD</sub> | sequencing required during power ON / OFF | 3.3 | V | | Output 2.5V Power Supply voltage | V <sub>PLUSD</sub> | | 2.5 | V | | Analog Input | | | | | | Recommended Configuration | | | Differential Analog input | | | Clock Input | | | | | | Recommended Configuration | | | Differential Clock input | | | Clock input power level | P <sub>CLK</sub> P <sub>CLKN</sub> | 100 $\Omega$ differential clock | +1 dBm / 50 $\Omega$ (1Vpp in 100 $\Omega$ ) | dBm | | External clock Duty cycle | DCYC | | 50 | % | | Control functions input level | | | | | | ADC 3WSI Inputs | SDATA, SLDN, SCLK, RESET | | 0 to V <sub>CCA3</sub> | V | | ADC Reset | DRR | | 0 to V <sub>CCA3</sub> | V | | DMUX Control Inputs | SLEEP, STAGG, ASYNCRST,<br>BIST, RS, DRTYPE,<br>CLKDACTRL | | 0 to V <sub>CCD</sub> | V | | Operating Temperature Range | T <sub>amb</sub> ; T <sub>J</sub> | Commercial "C" grade<br>Industrial "V" grade | Tamb > 0°C; $T_J < 90$ °C<br>Tamb > $-40$ °C; $T_J < 110$ °C | °C | Table 2-3. Recommended Configuration for Optimum Dynamic Performances | 3WSI Register | Recommended value | comment | |---------------------------------------|-------------------|----------------------------------------------------------------------------------| | State register | SDA OFF | For optimum SNR in 2 <sup>nd</sup> Nyquist zone if not used in interleaving mode | | Clock duty Cycle adjust register D4D0 | 35/65% | For optimum SFDR and THD at high sampling rate in 2 <sup>nd</sup> Nyquist zone. | | Clock adjust register D4 D0 | +30 ps | For optimum SFDR and THD in 2 <sup>nd</sup> Nyquist | | Gain adjust D7D0 | Gain min to typ | For optimum SNR and SFDR | ## 2.3 Electrical Characteristics for Supplies, Inputs and Outputs Unless otherwise specified: Values are given over temperature and power supplies range. Table 2-4. Electrical Characteristics for Supplies, Inputs and Outputs | Parameter | Test Level | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------|------------|-------------------------------------|----------|---------------|-----------|----------| | Power requirements | 1 | 1 | 1 | I | · · | <u>'</u> | | Power Supply voltages | | | | | | | | Analog 5.0V | | V <sub>CCA5</sub> | 4.75 | 5.0 | 5.15 | V | | Analog 3.3V | 1 | V <sub>CCA3</sub> | 3.15 | 3.3 | 3.45 | V | | Digital 3.3V | | V <sub>CCD</sub> | 3.15 | 3.3 | 3.45 | V | | Output 2.5V | | V <sub>PLUSD</sub> | 2.4 | 2.5 | 2.6 | V | | Power Supply current in 1:2 DMUX | | | | | | | | Analog V <sub>CCA5</sub> = 5.0V | | I <sub>VCCA5</sub> | | 160 | 205 | mA | | Analog V <sub>CCA3</sub> = 3.3V | 1 | I <sub>VCCA3</sub> | | 840 | 990 | mA | | Digital V <sub>CCD</sub> = 3.3V | | I <sub>VCCD</sub> | | 400 | 500 | mA | | Output V <sub>PLUSD</sub> = 2.5V | | I <sub>VPLUSD</sub> | | 420 | 580 | mA | | Power Supply current in 1:4 DMUX | | | | | | | | Analog V <sub>CCA5</sub> = 5.0V | | I <sub>VCCA5</sub> | | 160 | 205 | mA | | Analog $V_{CCA3} = 3.3V$ | 1 | I <sub>VCCA3</sub> | | 840 | 990 | mA | | Digital V <sub>CCD</sub> = 3.3V | | I <sub>VCCD</sub> | | 450 | 575 | mA | | Output V <sub>PLUSD</sub> = 2.5V | | I <sub>VPLUSD</sub> | | 450 | 620 | mA | | Power Supply current in NAP and SLEEP mode | | | | | | | | Analog V <sub>CCA5</sub> = 5.0V | | | | | | | | Analog V <sub>CCA3</sub> = 3.3V | 1 | I <sub>VCCA5</sub> | | 140 | 180 | mA | | Digital V <sub>CCD</sub> = 3.3V | | I <sub>VCCA3</sub> | | 590 | 880 | mA | | Output V <sub>PLUSD</sub> = 2.5V | | I <sub>VCCD</sub> | | 145 | 170 | mA | | Calpat PLOSD =101 | | I <sub>VPLUSD</sub> | | 390 | 535 | mA | | Power dissipation | | | | | | | | - 1:2 DMUX | 1 | $P_{D}$ | | 5.9 | 7.7 | W | | - 1:4 DMUX | | ' Б | | 6.2 | 8.1 | W | | - NAP & SLEEP mode (1:4 or 1:2) | | | | 4.2 | 5.9 | W | | Analog inputs | | | | | | | | Common mode compatibility for analog inputs <sup>(1)</sup> | | | External | AC coupling m | nandatory | | | Analog inputs common voltage (internal) | 4 | V <sub>CM</sub> | | 3.0 | | V | | Full-Scale input Voltage Range | | V <sub>IN</sub> | -125 | | 125 | | | Differential mode | 1 | V <sub>INN</sub> | -125 | | 125 | mV | | Full-Scale input Voltage Range | | | | | | | | Single ended mode with other input connected to ground | 1 | V <sub>IN</sub> or V <sub>INN</sub> | -250 | | 250 | mV | | through $50\Omega$ resistors | | | | | | | | Analog Input power Level | 4 | | | -5 | | dBm | | (in $100\Omega$ differential termination) | 1 | P <sub>IN, INN</sub> | | 0.5 | | Vpp | | Analog Input power Level | 4 | | | 0 | | dD | | (in $50\Omega$ single ended termination) | 4 | P <sub>IN</sub> or P <sub>INN</sub> | | -2 | | dBm | | Analog input capacitance (die) | 4 | C <sub>IN</sub> | | 0.3 | | pF | | Input leakage current | 4 | I <sub>IN</sub> | | 10 | | μA | Table 2-4. Electrical Characteristics for Supplies, Inputs and Outputs (Continued) | Parameter | Test Level | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------|--------------------------------------------------------------------------------------------------|----------------|--------------------------|---------| | Input resistance - Single-ended - Differential | 4 | R <sub>IN</sub><br>R <sub>IN, INN</sub> | 47<br>94 | 50<br>100 | 53<br>106 | Ω | | Clock inputs | l. | , | | | | | | Logic common mode compatibility for clock inputs | 4 | | Low phase noise sinewave<br>at 2.5 GHz (> 155 dBc/Hz)<br>or low jitter LVDS/LVPECL (<100 fs rms) | | Bc/Hz) | | | ADC intrinsic clock jitter <sup>(2)</sup> | 4 | | | 120 | | fs rms | | Clock inputs internal DC common mode voltage | 4 | $V_{CM}$ | | 3.0 | | V | | Clock input voltage on each single ended input (2.5 GHz sinewave) | 4 | V <sub>CLK</sub> or V <sub>CLKN</sub> | ±0.158 | ±0.25 | ±0.5 | V | | Clock input voltage into $100\Omega$ differential clock input (2.5 GHz sinewave) | 4 | IV <sub>CLK</sub> –V <sub>CLKN</sub> I | 0.632 | 1 | 2 | Vpp | | Clock input power level (2.5 GHz low phase noise sinewave input) in $50\Omega$ | 4 | P <sub>CLK, CLKN</sub> | -3 | +1 | +7 | dBm | | Sinewave or Square wave<br>Clock signal (minimum) slew-rate | 4 | SR <sub>CLK, CLKN</sub> | 5 | 8 | | GV/s | | Square Wave differential Clock input voltage on $100\Omega$ input (LVDS & LVPECL compatible) | 4 | VSQ<br>CLK-CLKN | 0.25 | 0.8 | 2 | Vpp | | Clock input capacitance (die) | 4 | C <sub>CLK</sub> | | 0.3 | | pF | | Clock input Resistance - Single-ended - Differential | 4 | R <sub>CLK</sub><br>R <sub>CLK, CLKN</sub> | 47<br>94 | 50<br>100 | 53<br>106 | Ω | | Digital Data Outputs | | | | | | | | Logic compatibility | | | | LVDS | | | | $50\Omega$ transmission lines, $100\Omega$ (2 $\times$ $50\Omega)$ differential termination<br>- Logic low<br>- Logic high | 1 | VOL<br>VOH | 1.25 | 1.075<br>1.375 | 1.25 | V | | - Differential output - Common mode | | VODIFF<br>VOCM | 250<br>1.125 | 350<br>1.25 | 450<br>1.375 | mV<br>V | | Control Function Inputs | • | | | | | | | ASYNCRST (DEMUX Reset) input voltages and currents | | | | | | | | - Logic Low | 1 | V <sub>IL</sub> | 0<br>-300 | | 1.4 | V<br>µA | | - Logic High (reset mode) | | V <sub>IH</sub> | 1.8 | | V <sub>CCD</sub><br>50 | V<br>µA | | DRR (ADC reset) (3) Logic low Logic high | 4 | V <sub>IL</sub> | 0<br>1.5 | | 1.1<br>V <sub>CCA3</sub> | V | | Threshold | | $V_{TH}$ | | 1.4 | | V | **Table 2-4.** Electrical Characteristics for Supplies, Inputs and Outputs (Continued) | Parameter | Test Level | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|------------|-----------------|------------------------|-----|----------------------|------| | RS, BIST, STAGG, SLEEP, DRTYPE (Control Input Voltages) | | | | | | | | - Logic low <sup>(4)</sup> | | | | | | | | Resistor to ground | | $R_{IL}$ | 0 | | 10 | Ω | | Voltage level | | $V_{IL}$ | | | 0.5 | V | | Input low current | 1 | I <sub>IL</sub> | -500 | | | μΑ | | - Logic high <sup>(4)</sup> | | | | | | | | Resistor to ground | | $R_{IH}$ | 10k | | Infinite | Ω | | Voltage level | | $V_{IH}$ | 2.0 | | | V | | Input high current | | I <sub>IH</sub> | | | 10 | μΑ | | SDATA, SLDN, SCLK, RESET | | | | | | | | Logic low | 4 | $V_{IL}$ | 0 | | 1.0 | V | | Logic high | | V <sub>IH</sub> | 2.3 | | V <sub>CCA3</sub> | V | | CLKDACTRL input voltage | 4 | | 1/3 × V <sub>CCD</sub> | | $2/3 \times V_{CCD}$ | ٧ | - Notes: 1. The DC analog common mode voltage is provided by ADC and the analog input signal must be used in AC coupling mode (with a DC blocking capacitor) - 2. Measured with SDA OFF(ADC Jitter = 120 fs rms). ADC Jitter with SDA = ON is 150 fs rms, and 170 fs rms with SDA = ON and fully tuned. - 3. DRR logic programmable with 3WSI interface. Default value is DRR active low. - 4. See Section 4.4 on page 35 for control signal settings. #### 2.4 **Converter Characteristics** Unless otherwise specified: Recommended conditions of use (refer to Table 2-2 and Table 2-3 on page 6). Values are given at ambient temperature ( $T_J \sim 65^{\circ}C$ ) and hot temperature. **Table 2-5.** DC Converter Characteristics | Parameter | Test Level | Symbol | Min | Тур | Max | Unit | |---------------------------------------|------------|--------|------|------|------|--------| | DC Accuracy | • | • | • | • | • | • | | Resolution | 1 | N | | 10 | | bit | | DNLrms <sup>(1)</sup> | 1 | DNLrms | | 0.2 | | LSB | | Differential non-linearity (1) | 1 | DNL+ | | 0.6 | | LSB | | Differential non-linearity(1)) | 1 | DNL- | -0.8 | 0.5 | | LSB | | Integral non-linearity <sup>(1)</sup> | 1 | INL- | | -1.8 | | LSB | | Integral non-linearity <sup>(1)</sup> | 1 | INL+ | | 1.8 | | LSB | | Gain center value <sup>(2)</sup> | 1 | G | 0.95 | 1 | 1.05 | | | Gain error drift | 4 | G(T) | | 50 | | ppm/°C | | Input offset voltage <sup>(3)</sup> | 1 | OFFSET | -20 | | 20 | mV | Notes: 1. Histogram testing at Fs = 2.5 Gsps Fin = 1.5 GHz -0.8 LSB peak value for DNL points out that there are no missing codes up to maximum operating sampling rate (2.5 Gsps). DNLrms is the deviation from ideal ADC rms quantification noise. For reference, a DNL of 0.2 lsb rms has the same order of magnitude as the 10 Bit rms quantification noise under 0.5V Full Scale: 1 lsb/ SQRT(12) = 1 LSB / 3.46 = 0.288 lsb rms. - 2. ADC gain with programmed default value. This ADC Gain can be fine tuned to "1" by monitoring of the gain adjust function through the 3WSI serial interface. - 3. ADC offset with programmed default values. The ADC Offset can be compensated through the 3WSI up to $\pm$ 20 mV by an 8 Bit embedded control DAC: Resolution: 40 mV/256 = 156 $\mu$ V (See 3WSI table in Section 4.5.3 "3WSI Register Description" on page 43). Table 2-6. Dynamic Converter Characteristics | Parameter | Test<br>Level | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|-----|----------------------------------------------|-----|------| | AC Characteristics | | | | | | l. | | Full Power Input Bandwidth (-3 dB) | 4 | FPBW | 5 | | | GHz | | Gain Flatness (10 MHz-1.25 GHz) • Systematic roll-off • AC gain variation Gain Flatness (1.25 GHz-2.5 GHz) • Systematic roll-off • AC gain variation Gain Flatness (2.5 GHz-3.75 GHz) • Systematic roll-off • AC gain variation | 4 | GF | | -0.5<br>±0.1<br>-0.5<br>±0.2<br>-1.0<br>±0.3 | | dB | | Input Voltage Standing Wave Ratio (DC – 2.5 GHz) (DC – 5 GHz) | 4 | VSWR | | 1.25:1<br>1.50:1 | | | Table 2-7. Dynamic Converter Characteristics with Differential Analog Input | Parameter | Test<br>Level | Symbol | Min | Тур | Max | Unit | | | | | |----------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------------|----------------------|-----|------|--|--|--|--| | AC Performance with differential analog input | | | | | | | | | | | | Ain= -1 dBFS, +1 dBm differential clock (1 Vp | p in 100Ω), 50 | 0% external du | uty cycle, bina | ry output mod | de | | | | | | | Signal to Noise and Distortion Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>1 | SINAD | 45.0<br>45.0<br>45.0 | 48.0<br>48.5<br>48.0 | | dBFS | | | | | | Effective Number of Bits Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>1 | ENOB | 7.2<br>7.3<br>7.3 | 7.7<br>7.8<br>7.7 | | Bits | | | | | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>1 | SNR | 48.0<br>47.0<br>46.0 | 51.0<br>50.0<br>49.0 | | dBFS | | | | | Table 2-7. Dynamic Converter Characteristics with Differential Analog Input (Continued) | - | Test | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------------------------------------------|-----------------------------------------------------|---------------|---------------| | Parameter | Level | Symbol | Min | Тур | Max | Unit | | Total Harmonic Distortion (10 harmonics) | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | ITHDI | 47.0 | 51.0 | | 4DEC | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | ПНЫ | 50.0 | 54.0 | | dBFS | | Fs = 2.5 Gsps Fin = 2495 MHz | 1 | | 50.0 | 54.0 | | | | Spurious Free Dynamic Range | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | ICEDDI | 50.0 | 56.0 | | 4DEC | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | ISFDRI | 52.0 | 58.0 | | dBFS | | Fs = 2.5 Gsps Fin = 2495 MHz | 1 | | 52.0 | 59.0 | | | | Two-Tone 3 <sup>rd</sup> order Intermodulation distortion | | | | | | | | IMD3 (-): (2f1-f2, 2f2-f1) | | | | | | | | at –7 dBFS each tone, Fs = 2.5Gsps | 4 | IMD3(-) | 52.0 | 58.0 | | dBc | | Fin1 = 790 MHz, Fin2 = 800 MHz | 4 | | 52.0 | 58.0 | | | | Fin1 = 1210 MHz, Fin2 = 1220 MHz<br>Fin1 = 2450 MHz, Fin2 = 2460 MHz | | | 54.0 | 60.0 | | | | Signal independent Spurious level (Fclk/4 with 1:4 DMUX Ratio) (-1 dBFS Analog Input) Differential driven analog input (100Ω) (ADC full scale input power: -5 dBm) (0.5Vpp in 100Ω Differential analog input) | 4 | Fclk/4 | | -78<br>-83 | -75<br>-80 | dBFS<br>dBm | | Ain = -3 dBFS, Differential or single ended binary output mode | analog input, - | + 1 dBm differe | ential clock (1 | Vpp in 100Ω) | , 50% externa | l duty cycle, | | Signal to Noise and Distortion Ratio | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | CINIAD | 46.0 | 49.0 | | 4DEC | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | SINAD | 46.0 | 49.0 | | dBFS | | Fs = 2.5 Gsps Fin = 2495 MHz | 1 | | 45.0 | 48.5 | | | | Effective Number of Bits | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | ENOR | 7.4 | 7.9 | | Dito | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | ENOB | 7.4 | 7.9 | | Bits | | F- 0 F 0 F'- 040 F 1411 | | | 7.7 | 7.0 | | | | Fs = 2.5 Gsps Fin = 2495 MHz | 1 | | 7.3 | 7.8 | | | | Fs = 2.5 Gsps Fin = 2495 MHz Signal to Noise Ratio | 1 | | | | | | | , | 4 | CNID | | | | dDEC. | | Signal to Noise Ratio | | SNR | 7.3 | 7.8 | | dBFS | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz | 4 | SNR | 7.3<br>49.0 | 7.8<br>51.5 | | dBFS | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz | 4 4 | SNR | 7.3<br>49.0<br>47.0 | 7.8<br>51.5<br>51.0 | | dBFS | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4 4 | | 7.3<br>49.0<br>47.0 | 7.8<br>51.5<br>51.0 | | | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz Total Harmonic Distortion (10 harmonics) | 4<br>4<br>1 | SNR | 7.3<br>49.0<br>47.0<br>47.0 | 7.8<br>51.5<br>51.0<br>50.0 | | dBFS | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz Total Harmonic Distortion (10 harmonics) Fs = 2.5 Gsps Fin = 500 MHz | 4<br>4<br>1 | | 7.3<br>49.0<br>47.0<br>47.0 | 7.8<br>51.5<br>51.0<br>50.0 | | | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz Total Harmonic Distortion (10 harmonics) Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz | 4<br>4<br>1<br>4<br>4 | | 7.3<br>49.0<br>47.0<br>47.0<br>48.0<br>51.0 | 7.8<br>51.5<br>51.0<br>50.0<br>53.0<br>54.0 | | | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz Total Harmonic Distortion (10 harmonics) Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>1<br>4<br>4 | ITHDI | 7.3<br>49.0<br>47.0<br>47.0<br>48.0<br>51.0 | 7.8<br>51.5<br>51.0<br>50.0<br>53.0<br>54.0 | | dBFS | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz Total Harmonic Distortion (10 harmonics) Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz Spurious Free Dynamic Range | 4<br>4<br>1<br>4<br>4 | | 7.3<br>49.0<br>47.0<br>47.0<br>48.0<br>51.0<br>51.0 | 7.8<br>51.5<br>51.0<br>50.0<br>53.0<br>54.0<br>54.0 | | | Table 2-7. Dynamic Converter Characteristics with Differential Analog Input (Continued) | Parameter | Test<br>Level | Symbol | Min | Тур | Max | Unit | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|------|------|-----|-------|--|--|--|--| | Ain = -13 dBFS, Differential or single ended analog input, +1 dBm differential clock (1 Vpp in 100Ω), 50% external duty cycle, binary output mode | | | | | | | | | | | | Signal to Noise and Distortion Ratio | | | | | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | CINIAD | 47.0 | 50.0 | | 4DEC | | | | | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | SINAD | 47.0 | 50.5 | | dBFS | | | | | | Fs = 2.5 Gsps Fin = 2495 MHz | 4 | | 47.0 | 50.5 | | | | | | | | Effective Number of Bits | | | | | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | ENOD | 7.5 | 8.0 | | D., | | | | | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | ENOB | 7.6 | 8.1 | | Bits | | | | | | Fs = 2.5 Gsps Fin = 2495 MHz | 4 | | 7.6 | 8.1 | | | | | | | | Signal to Noise Ratio | | | | | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | ONID | 51.0 | 53.0 | | -IDEO | | | | | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | SNR | 50.0 | 53.0 | | dBFS | | | | | | Fs = 2.5 Gsps Fin = 2495 MHz | 4 | | 49.0 | 53.0 | | | | | | | | Total Harmonic Distortion (10 harmonics) | | | | | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | ITUDI | 48.0 | 53.0 | | -IDEO | | | | | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | ITHDI | 50.0 | 54.0 | | dBFS | | | | | | Fs = 2.5 Gsps Fin = 2495 MHz | 4 | | 50.0 | 54.0 | | | | | | | | Spurious Free Dynamic Range | | | | | | | | | | | | Fs = 2.5 Gsps Fin = 500 MHz | 4 | ICEDD! | 51.0 | 56.0 | | 4DEC | | | | | | Fs = 2.5 Gsps Fin = 1245 MHz | 4 | ISFDRI | 52.0 | 57.0 | | dBFS | | | | | | Fs = 2.5 Gsps Fin = 2495 MHz | 4 | | 52.0 | 57.0 | | | | | | | Table 2-8. Dynamic Converter Characteristics with Single Ended Analog Input | Parameter | Test<br>Level | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|----------------------|----------------------|-----|------| | AC Performance with single ended analog i | nput | | | | | | | Ain = -1dBFS, +1 dBm differential clock (1) | /pp in 100 $\Omega$ ), | 50% external | duty cycle, bir | nary output mo | ode | | | Signal to Noise and Distortion Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>4 | SINAD | 44.0<br>44.0<br>44.0 | 47.5<br>47.5<br>47.0 | | dBFS | | Effective Number of Bits Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>4 | ENOB | 7.2<br>7.2<br>7.2 | 7.6<br>7.6<br>7.5 | | Bits | | Signal to Noise Ratio Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>4 | SNR | 47.0<br>47.0<br>47.0 | 51.0<br>49.0<br>49.0 | | dBFS | | Total Harmonic Distortion (10 harmonics) Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>4 | ITHDI | 46.0<br>49.0<br>48.0 | 50.0<br>53.0<br>51.0 | | dBFS | Table 2-8. Dynamic Converter Characteristics with Single Ended Analog Input (Continued) | Parameter | Test<br>Level | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|----------------------|----------------------|------------|-------------| | Spurious Free Dynamic Range Fs = 2.5 Gsps Fin = 500 MHz Fs = 2.5 Gsps Fin = 1245 MHz Fs = 2.5 Gsps Fin = 2495 MHz | 4<br>4<br>4 | ISFDRI | 50.0<br>51.0<br>50.0 | 55.0<br>57.0<br>54.0 | | dBFS | | Two-Tone 3 <sup>rd</sup> order Intermodulation distortion IMD3 (–): (2f1-f2, 2f2-f1) at –7 dBFS each tone, Fs = 2.5Gsps Fin1 = 790 MHz, Fin2 = 800 MHz Fin1 = 1210 MHz, Fin2 = 1220 MHz Fin1 = 2450 MHz, Fin2 = 2460 MHz | 4 | IMD3(-) | 52.0<br>52.0<br>54.0 | 58.0<br>58.0<br>60.0 | | dBc | | Signal independent spurious level (Fclk/4 with 1:4 DMUX Ratio) (–1 dBFS Analog Input) Single-ended driven analog input (50Ω) (ADC full scale input power: –2 dBm) | 4 | Fclk/4 | | -72<br>-74 | -69<br>-71 | dBFS<br>dBm | Ain = -3 dBFS, +1 dBm differential clock (1 Vpp in 100Ω at 2.5 GHz), 50% external duty cycle, binary output mode -> Refer to Table 2-7 on page 10 (same performance with single ended or differential analog input with -3 dBFS input level) Ain = -13 dBFS, +1 dBm differential clock (1 Vpp in $100\Omega$ at 2.5 GHz), 50% external duty cycle, binary output mode -> Refer to Table 2-7 (same performance with single ended or differential analog input with -13 dBFS input level) ## 2.5 Transient and Switching Characteristics Table 2-9. Transient Characteristics | Parameter | Test Level | Symbol | Min | Тур | Max | Unit | |----------------------------------------------|------------|--------|-----|-------------------|-----|--------------| | TRANSIENT PERFORMANCE | | | | | | | | Bit Error Rate <sup>(1)</sup> | 4 | BER | | 10 <sup>-12</sup> | | Error/sample | | ADC settling time (± 2%) | 4 | TS | | | 350 | ps | | Overvoltage recovery time | 4 | ORT | | | 400 | ps | | ADC step response<br>Rise/Fall Time (10–90%) | 4 | | | 80 | 100 | ps | Note: 1. Measured with SDA OFF ADC Bit Error Rate is related to internal regeneration latches indecision (for analog inputs very close to latches threshold), which may produce large amplitude output errors. The probability of error is measured at 2.5 Gsps maximum operating frequency. Table 2-10. **Switching Characteristics** | Parameter | Test Level | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|------------|-----------|-----|---------|---------|----------| | Switching Performance and Characteristics | 1. | | | - 1 | l . | <u>'</u> | | Maximum Clock Frequency DRTYPE = DR/2, 1:2 mode | 4 | | 2.0 | | | | | DRTYPE = DR, 1:2 mode | 4 | Fs MAX | 2.0 | | | Gsps | | DRTYPE = DR/2 1:4 mode | 1 | | 2.5 | | | 5.5 | | DRTYPE = DR 1:4 mode | 1 | | 2.5 | | | | | Minimum clock frequency | 4 | Fs MIN | | | 500 | Msps | | Minimum Clock pulse width (High) | 4 | TC1 | 0.2 | | 1.0 | ns | | Minimum Clock pulse width (Low) | 4 | TC2 | 0.2 | | 1.0 | ns | | External clock Duty cycle <sup>(1)</sup> | 4 | DCYC | 45 | 50 | 55 | % | | Aperture Delay <sup>(2)</sup> | 4 | TA | 300 | 350 | 400 | ps | | Aperture Jitter added by the ADC <sup>(2)</sup> | 4 | Jitter | | 120 | | fs rms | | Output Rise/Fall time for Data (20% – 80%)(3)) | 4 | TR/TF | | 120/120 | 180/180 | ps | | Output Rise/Fall time for Output Clock (20% – 80%)(3) | 4 | TR/TF | | 120/120 | 180/180 | ps | | Digital Data Output propagation delay | 4 | TOD | | 2.5 | | ns | | Data Ready Clock Output propagation delay | 4 | TDR | | 2.35 | | ns | | Differential propagation delay (Output Data vs. Data clock) | 4 | TOD – TDR | 0 | 150 | 200 | ps | | Tskew (40 digital output data) | 4 | Tskew | | ± 15 | ± 35 | ps | | Output Data Pipeline delay (Latency) | | | | | | | | Synchronized 1:2 mode on Port A | | | | 5.5 | | | | Synchronized 1:2 mode on Port B | | | | 4.5 | | | | Synchronized 1:4 mode on Port A | 4 | PD | | 7.5 | | Clock | | Synchronized 1:4 mode on Port B | | | | 6.5 | | Cycles | | Synchronized 1:4 mode on Port C | | | | 5.5 | | | | Synchronized 1:4 mode on Port D | | | | 4.5 | | | | Staggered 1:2 mode or 1:4 mode | | | | 4.5 | | | | ASYNCRST minimum pulse width | 5 | RSTPW | | 3 | | ns | | DRR minimum pulse width | 5 | DRRPW | | 3.5 | | ns | - Notes: 1. ADC performance are given for optimum value of 50% external clock duty cycle. - 2. ADC Aperture delay and Aperture jitter measured with SDA = OFF. (Default setting at Reset). - 3. Rise time and fall time are defined for $100\Omega$ differentially terminated output load with 2nH and 2 pF termination parasitics. #### 2.6 Timing Diagram #### 2.6.1 Aperture Delay The analog input is sampled on the rising edge of the differential clock input (CLK, CLKN) after TA (aperture delay) of +350 ps typical. Aperture delay (TA) is measured at package input balls with the assumption that the external trace length of analog input and clock input are well matched (6.6 ps/mm of mismatch with $\varepsilon_r = 4$ ). #### 2.6.2 Latency (Simultaneous Mode and Staggered Mode) In simultaneous output mode with 1:4 DMUX Ratio, the digitized digital output data N, N+1,N+2, N+3 respectively on port A, B, C and D are aligned (on the latest data available N+3 on port D). The data N on port A is available after 7.5 Clock cycles pipeline delay, plus an additional propagation delay TOD (due to Output Buffers + Package propagation delay). Due to data alignment, the pipeline delay is decreased of one clock cycle for each port from port A to D leading to: - 7.5 clock cycles for port A - 6.5 clock cycles for port B - 5.5 clock cycles for port C - 4.5 clock cycles for port D In simultaneous output mode with 1:2 DMUX ratio, the latency becomes respectively 5.5 and 4.5 Clock cycles on port A and port B, with same TOD propagation delay. In staggered output mode, the latency of the 4 Digital output ports A,B,C,D is the same, since data are presented on output port as soon as available. In staggered mode for 1:4 DMUX ratio and 1:2 DMUX ratio latency is only 4.5 Clock cycles for port A, B, C and D (see Timing Diagram). The output propagation delays TOD1, TOD2, TOD3, and TOD4 of the 4 outputs ports in staggered mode can be considered as identical to TOD. #### 2.6.3 Data Ready Positioning Versus Output Data (DR/2 Mode and DR Mode) The Data Ready output clock signal (DR, DRN) is synchronized with ADC (CLK, CLKN) differential clock falling edges to be synchronous with Digital output data (since digital data are output on falling edge of sampling Clock after a latency of 7.5 Clock cycles). In 1:4 DMUX Ratio, the (DR, DRN) signal is shifted by 2 clock cycles in order to be located at center of data pulse. In 1:2 DMUX Ratio, the (DR, DRN) signal is shifted by 1 clock cycle to be located at center of data pulse. Furthermore, the output propagation delay (TDR) of the Data Ready signal and the output propagation delay of the digital data (TOD) are matching very closely, and track each other over full operating temperature range. Therefore the Data signals and Data clock signals are synchronized at Package output, with the differential Data Ready output clock pulse rising edge being centered within Data pulse, in either dual Data rate mode (DR/2) or DR mode. In dual data rate (DR/2 mode), the Data clock switches at the same rate as the digital data, and therefore both the rising and falling edges of (DR, DRN) data clock are located at the center of the data pulse over temperature (with max TOD-TDR = 200 ps). In DR mode, the Data clock switches at twice the rate of the digital data, with the differential Data Ready pulse rising edge being centered within Data pulse and differential falling edges being synchronous with Data transitions. #### 2.6.4 Differential Timing Values TOD-TDR Versus Absolute Timing Values TOD and TDR The absolute values for TOD and TDR are given for information only, and are corresponding to the digital output data propagation delay and to the Data Ready output propagation delay, related to ADC output buffers throughput delay and package propagation times. TOD and TDR are measured at Package I/Os level, (Input/Outputs Balls), taking out the board extra propagation delays of the $50\Omega/100\Omega$ controlled impedance lines. Assuming the application board trace lengths are matched for digital data and data ready lines (within skew limit), one has only to consider the time difference between differential digital data outputs and differential Data clock signals TOD-TDR in simultaneous mode. In staggered mode, the differential delays are (TOD1-TDR1), (TOD2-TDR2), (TOD3-TDR3), (TOD4-TDR4). See Figure 2-4 on page 19. Therefore the absolute delay values TOD and TDR are not actually of interest: only the time difference TOD-TDR has to be actually considered. The measurement of the relative time difference is easy with matches probes, whereas absolute timings are very difficult to measure. If the propagation time delays (trace lengths for digital data outputs and Data Ready outputs are well matched, together with ideal TOD = TDR, we shall measure ideally TOD-TDR = 0 at application board outputs (FPGA or DSP incoming signals). #### 2.6.5 Alignment Between Data Ready and Data Including Skew Management Real TOD-TDR excluding skew between different data is 150 ps typical, and 200 ps max. In simultaneous mode, one common Data Ready pulse (DR, DRN) is output for all 4 differential Output Ports A,B,C,D. Therefore the skews of the 4 differential data ports have to be as low as possible: the skews of the 4 differential output ports due to ADC Package and internal ADC Buffers is less than $\pm$ 35 ps max (measured at Package output Balls). The external skews due to track length differences of the external $100\Omega$ controlled impedance lines), shall be kept as low as possible. For example, (considering 3.3 ps/mm propagation time in vacuum), the signal propagation time in a different medium of dielectric constant $\varepsilon_r$ = 4 (at 10 GHz), is yielding to SQRT( $\varepsilon_r$ ) × 3.3 ps/mm = 6.6 ps/mm: a 3 mm skew in length between the 40 differential data will result in a 3 mm × 6.6 ps/mm = ~ 20 ps skew, to be added to the ±35 ps skew due to the ADC (Package outputs). The total skew (ADC + board) will be in this case 70 ps + 20 ps = 90 ps = $\pm$ 45 ps in actual skew at FPGA incomings. Since TOD-TDR is 150 ps typical, and 200 ps max, TOD-TDR shall be added to the total data skew, (ADC and board), leading to: $(TOD-TDR) + Tskew(total) = (200 ps) + (\pm 45 ps) = 245 ps maximum uncertainty on positioning of differential Data Ready signal rising edge (DR, DRN), pulse within Data pulse.$ In staggered mode, the 4 (four) out-of-range bit function for the 4 (four) Ports A,B,C,D are respectively re-allocated to the Data Ready function, available for each output Port, since latency is different, namely: Port A (AOR, AORN); Port B (BOR, BORN); Port C (COR, CORN); Port D (DOR, DORN) is respectively replaced by: (DRA, DRAN), (DRB, DRBN), (DRC, DRCN), (DRD, DRDN). The output propagation delays of the 4 Data Ready pulses (TDR1, TDR2, TDR3, TDR4) are identical to the TDR output propagation delay in simultaneous mode, and are matching the Digital Data propagation delays of the 4 Output Ports over temperature. The relative differential timing values (TOD1-TDR1), (TOD2-TDR2), (TOD3-TDR3), (TOD4-TDR4) are identical to the TOD - TDR differential timing of the simultaneous mode. Skew for port A, B, C, D are considered for 10 bit data in staggered instead of 44 bit of data in simultaneous. Skew between 10 data is slightly better in staggered mode. To simplify calculation skew values of previous section shall be applied. #### 2.6.6 Minimum Available Time Width Between Data and Data Ready (TD1, TD2) At 2.5 GHz sampling rate, the time difference between zero crossing point of change of differential data and differential Data Ready output clock rising edge (centered within data pulse) is defined by TD1. The time difference between differential data clock rising edge and next point of change of the differential data output is defined by TD2. The order of magnitude of time difference TD1-TD2 is identical to TOD-TDR: Except that TOD-TDR is frequency independent, whereas TD1 and TD2 are sampling frequency dependent: For example at 1:4 DMUX ratio, the data pulse width at maximum operating frequency of 2.5 GHz is $4 \times 400$ ps = 1.6 ns. Assuming TOD = TDR, the rising edge of differential data clock is ideally located at center of data pulse, with TD1 = TD2 = 800 ps. With a maximum difference of TOD-TDR of 200 ps over temperature, and a total of $\pm 45$ ps output Data skew (ADC + Board), this is yielding to a minimum available time width for TD1 or TD2 pulses of: 800 ps - 245 ps = 555 ps (with 50/50 duty cycle). #### 2.6.7 Timing Diagram in Simultaneous and Staggered Mode Figure 2-3. Timing Diagram Simultaneous mode, 1:4 DMUX Ratio TA = +350 psPipeline Delay Port A, B ,C ,D : 4.5 clock cycles N+1 N+2 N+3 VIN С В D ADC CLK ADC Pipeline Delay: 4 clock cycles **ADC Digital** Ν **ADC Outputs ADC Data Clock** (Fclock / 2) **DMUX Even Latches** 2 **DMUX Odd Latches** 3 ADC Fclock / 4 N - 1 N N + 4E AND STELLER IN Ń - 2 Ν÷ N + 5Provide State of View **DMUX** N + 2N + 6Port Select C N - 3 N - 4 N + 7Port Select D N + 3Port A B C D DMUX Latency: 0.5 clock Ņ - 4 (A0, A0N)...(A9, A9N) Latches Port A (B0, B0N)...(B9, B9N) N - 3 N + 1N + 5(C0, C0N)...(C9, C9N) Lavenes //Fort/C N + 2N + 6N + 7(D0, D0N)...(D9, D9N) Latenes For D N + 3Tskew Tskew TD2 Port A (N): 4.5 Clock Cycles 5 ADC+DMU Ń (DRA, DRAN) Dual Data rate Data for N TDR1 Port B (N+1): 4.5 Clock Cycles 4.5 ADC+DMUX (DRB, DRBN) Dual Data rate N+5 N+1Data for N+1 TDR2 Port C (N+2): 4.5 Clock Cycles 4.\$ ADC+DMUX TOD3 N+2 N+6 (DRC, DRCN) Dual Data rate Data for N+2 TDR3 Tskew TD1 TD2 Port D (N+3): 4.5 Clock Cycles 4.5 ADC+DMUX N+7 (DRD, DRDN) Dual Data rate N+3Data for N+3 Digital Outputs & Data Ready Signals for Port A, Port B, Port C, Port D: Digital Data: after TOD1, TOD2, TOD3, TOD4; Data Ready Signals: after TDR1, TDR2, TDR3, TDR4 Figure 2-4. Timing Diagram Staggered mode, 1:4 DMUX Ratio ## 2.7 Digital Output Data Coding Table 2-11. Digital Output Data Coding Table | | | Digital output | | | | | |---------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------|-----------------------------------------|--|--| | Differential analog input | Voltage level | Natural Binary <sup>(2)</sup><br>MSBLSB OR | Binary 2's Complement <sup>(2)</sup> MSBLSB OR | Gray Coding <sup>(2)</sup><br>MSBLSB OR | | | | > 250.25 mV | >Top end of full scale + ½ LSB | 00000000001 | 10000000001 | 0111111111 | | | | 250.25 mV<br>249.75 mV | Top end of full scale + ½ LSB Top end of full scale - ½ LSB | 000000000000000000000000000000000000000 | 100000000000 | 0111111111 0<br>01111111110 0 | | | | 125.25 mV<br>124.75 mV | <sup>3</sup> / <sub>4</sub> full scale + ½ LSB<br><sup>3</sup> / <sub>4</sub> full scale – ½ LSB | 0011111111 0 | 1011111111 0 1100000000 0 | 010 1111111 0<br>0001111111 0 | | | | 0.25 mV<br>-0.25 mV | Mid scale + ½ LSB<br>Mid scale - ½ LSB | 0111111111 0<br>1000000000 0 | 1111111111 0 00000000000 | 0011111111 0 | | | | −124.75 mV<br>−124.25 mV | ¹/₄ full scale + ½ LSB<br>¹/₄ full scale − ½ LSB | 1011111111 0 | 0011111111 0 01000000000 | 1001111111 0<br>1101111111 0 | | | | −249.75 mV<br>−250.25 mV | Bottom end of full scale + ½ LSB<br>Bottom end of full scale - ½ LSB | 1111111110 0<br>11111111111 0 | 0111111110 0<br>0111111111 0 | 1111111110 0<br>11111111111 0 | | | | < -250.25 mV | < Bottom end of full scale – ½ LSB | 11111111111 | 01111111111 | 1111111111 1 | | | A9 = B9 = C9 = D9 = MSB A0 = B0 = C0 = D0 = LSB Note: 1. Be aware that code 0x000 is obtained for positive full scale analog input and code 0x3FF for negative full scale. 2. Refer to Table 4-9 on page 44 for selection between natural binary, binary two's complement or Gray coding. ## 2.8 Explanation of Test Levels Table 2-12. Test Levels | 1 | 100% production tested at +25°C <sup>(1)</sup> (for C temperature range <sup>(2)</sup> ) | |---|----------------------------------------------------------------------------------------------------------------------------------------| | 2 | 100% production tested at $+25^{\circ}C^{(1)}$ , and sample tested at specified temperatures for V temperature ranges <sup>(2)</sup> . | | 3 | Sample tested only at specified temperature | | 4 | Parameter is guaranteed by design and characterization testing (thermal steady-state conditions at specified temperature) | | 5 | Parameter is a typical value only guaranteed by design only | Only MIN and MAX values are guaranteed (typical values are issuing from characterization results). Notes: 1. Unless otherwise specified. 2. Refer to Section 7. "Ordering Information" on page 65. ## 2.9 Definition of Terms Table 2-13. Definition of Terms | (Fs max) | Maximum Sampling<br>Frequency | Performances are guaranteed up to Fs max | | | | | | | |----------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | (Fs min) | Minimum Sampling frequency | Performances are guaranteed for clock frequency higher than Fs min | | | | | | | | (BER) | Bit Error Rate | Probability to exceed a specified error threshold for a sample code is a code that differs by more than ± 32 LSB from the | | | | | | | | (FPBW) | Full power input bandwidth | Analog input frequency at which the fundamental componer has fallen by 3 dB with respect to its low frequency value (de –1 dB (–1 dBFS). | | | | | | | | (SSBW) | Small Signal Input bandwidth | Analog input frequency at which the fundamental componer has fallen by 3 dB with respect to its low frequency value (de -10 dB (-10 dBFS). | | | | | | | | (SINAD) | Signal to noise and distortion ratio | Ratio expressed in dB of the RMS signal amplitude, set to 1 of all other spectral components, including the harmonics ex | | | | | | | | (SNR) | Signal to noise ratio | Ratio expressed in dB of the RMS signal amplitude, set to 1 spectral components excluding the ten first harmonics. | dB below Full Scale, to the RMS sum of all other | | | | | | | (THD) | Total harmonic distortion | | Ratio expressed in dB of the RMS sum of the first ten harmonic components, to the RMS input signal amplitude. It may be reported in dBFS (i.e, related to converter Full Scale), or in dBc (i.e, related to input signal level). | | | | | | | (SFDR) | Spurious free dynamic range | Ratio expressed in dB of the RMS signal amplitude to the RMS value of the highest spectral component (peak spurious spectral component). The peak spurious component may or may not be a harmonic. It may be reported in dBFS (i.e., related to converter Full Scale), or in dBc (i.e, related to input signal level). | | | | | | | | (ENOB) | Effective Number Of Bits | ENOB = $\frac{\text{SINAD - 1.76 + 20 log (A / FS/2)}}{6.02}$ | Where A is the actual input amplitude and FS is the full scale range of the ADC under test | | | | | | | (DNL) | Differential non linearity | The Differential Non Linearity for an output code i is the differential LSB step size. DNL (i) is expressed in LSBs. If error specification of less than 1 LSB guarantees that there are function is monotonic. | DNL is the maximum value of all DNL (i). DNL | | | | | | | (INL) | Integral non linearity | The Integral Non Linearity for an output code i is the differen the transition occurs and the ideal value of this transition. INL (i) is expressed in LSBs, and is the maximum value of a | | | | | | | | (TA) | Aperture delay | Delay between the rising edge of the differential clock inputs at which $(V_{\text{IN}}, V_{\text{INN}})$ is sampled. | (CLK, CLKN) (zero crossing point), and the time | | | | | | | (JITTER) | Aperture uncertainty | Sample to sample variation in aperture delay. The voltage error due to jitter depends on the slew rate of the signal at the sampling point. | | | | | | | | (TS) | Settling time | Time delay to achieve 0.2% accuracy at the converter output to the differential analog input. | Time delay to achieve 0.2% accuracy at the converter output when a 80% Full Scale step function is applied | | | | | | | (ORT) | Overvoltage recovery time | Time to recover 0.2% accuracy at the output, after a 150% midscale. | full scale step applied on the input is reduced to | | | | | | | (TOD) | Digital data Output delay | Delay from the rising edge of the differential clock inputs (Cl of change in the differential output data (zero crossing) with | | | | | | | Table 2-13. Definition of Terms (Continued) | | | , | |---------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (TDR) | Data ready output delay | Delay from the falling edge of the differential clock inputs (CLK, CLKN) (zero crossing point) to the next point of change in the differential output data (zero crossing) with specified load. | | (TD1) | Time delay from Data transition to Data Ready | Time delay between Data transition to output clock (Data Ready). If output clock is in the middle of the Data, TD1 = Tdata/2 | | (TD2) | Time delay from Data<br>Ready to Data | Time delay between output clock (Data Ready) to Data transition. If output clock is in the middle of the Data, TD2 = Tdata/2. | | TD1-TD2 | | The difference TD1-TD2 gives an information if the output clock is centered on the output data. If output clock is in the middle of the data TD1 = TD2 = Tdata/2. | | (TC) | Encoding clock period | TC1 = Minimum clock pulse width (high) TC = TC1 + TC2 TC2 = Minimum clock pulse width (low) | | (TPD) | Pipeline Delay | Number of clock cycles between the sampling edge of an input data and the associated output data being made available, (not taking in account the TOD). | | (TR) | Rise time | Time delay for the output DATA signals to rise from 20% to 80% of delta between low level and high level. | | (TF) | Fall time | Time delay for the output DATA signals to fall from 20% to 80% of delta between low level and high level. | | (PSRR) | Power supply rejection ratio | Ratio of input offset variation to a change in power supply voltage. | | (IMD) | Intermodulation<br>Distortion | The two tones intermodulation distortion (IMD) rejection is the ratio of either input tone to the worst third order intermodulation products. | | (NPR) | Noise Power Ratio | The NPR is measured to characterize the ADC performance in response to broad bandwidth signals. When applying a notch-filtered broadband white-noise signal as the input to the ADC under test, the Noise Power Ratio is defined as the ratio of the average out-of-notch to the average in-notch power spectral density magnitudes for the FFT spectrum of the ADC output sample test. | | (VSWR) | Voltage Standing Wave<br>Ratio | The VSWR corresponds to the ADC input insertion loss due to input power reflection. For example a VSWR of 1.2 corresponds to a 20 dB return loss (that is, 99% power transmitted and 1% reflected). | ## 3. Pin Description #### 3.1 Pinout View Figure 3-1. EBGA 317 Pinout Table (View from Bottom of the Package) Note: Area in dashed line corresponds to dam & fill (not an exposed pad) # 3.2 Pin Description Table Table 3-1.Pin Description Table | Signal Name | Pin Number | Description | Dir. | Equivalent Simplified Schematics | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|----------------------------------| | POWER SUPPLIES | • | | | | | V <sub>CCA5</sub> | A24, A26, A27,<br>B24, B26, B27,<br>C24, C26, C27,<br>D24, D26, D27,<br>E24, E26, F25, L25,<br>L26, M27, R21,<br>T21, U21 | Analog 5.0V<br>Power Supply (ADC) | | | | V <sub>CCA3</sub> | A25, B22, B25,<br>C20, C22, C25,<br>D20, D22, D25,<br>E20; E22, E25,<br>F20, F22, F24, K25,<br>K26, L27, M25,<br>M26, N26, N27,<br>R20, T20 | Analog 3.3V<br>Power Supply (ADC) | | | | V <sub>PLUSD</sub> | C4, C5, C6, C7, C9, C11, C13, C14, C15, C16, C19, D5, D6, D7, D9, D11, D13, D19, E3, E19, F19, J3, J4, L3, L4, N3, N4, R3, R4, R19, T6, T7, T9, T11, T13, T14, T15, T19, U4, U5, U6, U7, U9, U11, U13, U14, U15 | Output 2.5V<br>Power Supply (ADC and<br>DMUX) | | | | V <sub>CCD</sub> | C3, C8, C10, C12,<br>D3, D4, D8, D10,<br>D12, D16, E4, E17,<br>G3, G4, K3, K4,<br>R16, T3, T4, T5,<br>T8, T10, T12, T16,<br>T17, U3, U8, U10,<br>U12 | Digital 3.3V Power Supply (DMUX) | | | | SUB | D14, D15, R17 | Substrate connect to Board<br>Ground Plane (DGND) | | | | DGND | A19, A20, B19,<br>B20, C17, C18,<br>D17, D18, E18, F3,<br>F4, F18, H3, H4,<br>M3, M4, P3, P4,<br>R18, T18, U16,<br>U17, U19, U20 | Digital Ground, connect to<br>Board Ground Plane | | | Table 3-1. Pin Description Table (Continued) | Signal Name | Pin Number | Description | Dir. | Equivalent Simplified Schematics | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------| | AGND | B21, B23, C21,<br>C23, D21, D23,<br>E21, E23, F21, F23,<br>F26, F27, G25,<br>G26, G27, H25,<br>H26, J25, J26, K27,<br>N25, P25, R22,<br>R23, R24, R25,<br>R26, R27, T22, t23,<br>T24, T25, T26, T27,<br>U22, U23, U24,<br>U25, U26, U27,<br>V21, V23, V24,<br>V26, V27, W22,<br>W25, W26, W27 | Analog Ground, connect to<br>Board Ground Plane | | | | NO CONNECT | | | | | | DNC | B18 | Do Not connect (Leave this pin floating) | | | | NC | W1, W18, W17,<br>W19, V19, W20,<br>V20, A1, V18, P26,<br>V22, V25 | Pins can be left no connect or grounded. | | | | ANALOG INPUTS | | | | | | V <sub>IN</sub> | H27<br>J27 | ADC In-Phase Analog input ADC Inverted-Phase Analog input (On chip $2 \times 50\Omega$ terminated, 3V biased) | ſ | VCCA3 VCCA3 ESD ESD S55 S55 VIN VINN AGND AGND | Table 3-1. Pin Description Table (Continued) | Signal Name | Pin Number | Description | Dir. | Equivalent Simplified Schematics | |--------------|------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------| | CLOCK INPUTS | | | | | | CLK<br>CLKN | W24<br>W23 | ADC Clock Differential Inputs (On chip 50Ω terminated, 3V biased) | I | ESD S55 S50 S50 AGND | | RESET INPUT | 1 | | 1 | | | DRR | P27 | ADC Data Ready reset<br>(active High or Low<br>depending on bit D8 of<br>state register at address<br>0110) | I | VCCA3 2k 2k 15k 10k AGND | | ASYNCRST | B17 | DMUX Asynchronous Reset • Leave floating or connect to V <sub>CCD</sub> for RESET mode • Connect to Ground for normal mode | I | VCCD (3.3V ± 5%) 12K \$500 \$500 ASYNCRST DGND (0V) SUBST (0V) | Table 3-1. Pin Description Table (Continued) | Signal Name | Pin Number | Description | Dir. | Equivalent Simplified Schematics | |----------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------|------|--------------------------------------------------------------| | DIGITAL OUTPUTS | s | | | | | A0A9 | B16, B15, B14,<br>B13, B12, B11,<br>B10, B9, B8, B7 | In-Phase Digital Outputs<br>Port A<br>LVDS compatible<br>A0 = LSB, A9 = MSB | 0 | | | AONA9N | A16, A15, A14,<br>A13, A12, A11,<br>A10, A9, A8, A7 | Inverted-Phase Digital Outputs Port A LVDS compatible A0N = LSB, A9N = MSB | 0 | VPLUSD (2.5V ± 5%) | | AOR/DRAN<br>AORN/DRA | B6<br>A6 | Port A Out of Range in simultaneous mode or Port A Data Ready Output Clock in staggered mode | 0 | ESD A ESD A | | B0B9 | B5, B4, B3, B2, C2,<br>D2, E2, F2, G2, H2 | In-Phase Digital Outputs<br>Port B<br>LVDS compatible<br>B0 = LSB, B9 = MSB | 0 | S490 S490 Outh | | B0NB9N | A5, A4, A3, A2, B1,<br>C1, D1, E1, F1, G1 | Inverted-Phase Digital<br>Outputs Port B<br>LVDS compatible<br>B0N = LSB, B9N = MSB | 0 | B20 µA \$1.8K \$1.8K \$5 □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ | | BOR/DRBN<br>BORN/DRB | J2<br>H1 | Port B Out of Range in simultaneous mode or Port B Output Clock in staggered mode | 0 | | Table 3-1. Pin Description Table (Continued) | Signal Name | Pin Number | Description | Dir. | Equivalent Simplified Schematics | |----------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------|------|------------------------------------| | C0C9 | M2, N2, P2, R2, T2,<br>U2, V1, V2, V3, V4 | In-Phase Digital Outputs Port C LVDS compatible C0 = LSB, C9 = MSB | 0 | | | C0NC9N | L1, M1, N1, P1, R1,<br>T1, U1, W2, W3,<br>W4 | Inverted-Phase Digital Outputs Port C LVDS compatible C0N = LSB, C9N = MSB | 0 | | | COR/DRCN<br>CORN/DRC | V5<br>W5 | Port C Out of Range in simultaneous mode Or Port C Data Ready Output Clock in staggered mode | 0 | VPLUSD (2.5V ± 5%) ESD | | D0D9 | V6, V7, V8, V9,<br>V10, V11, V12,<br>V13, V14, V15 | In-Phase Digital Outputs Port D LVDS compatible D0 = LSB, D9 = MSB | 0 | out out | | D0ND9N | W6, W7, W8, W9,<br>W10, W11, W12,<br>W13, W14, W15 | Inverted-Phase Digital Outputs Port D LVDS compatible D0N = LSB, D9N = MSB | 0 | 820 µA \$1.8K \$1.8K | | DOR/DRDN<br>DORN/DRD | V16<br>W16 | Port D Out of Range in simultaneous mode or Port D Data Ready Output Clock in staggered mode | 0 | SUBST (0V) | | DR<br>DRN | J1<br>K2 | Differential Data Ready<br>Output Clock<br>LVDS compatible | 0 | | | CONTROL INPUT | FUNCTIONS | | | | | RESET | E27 | Reset for fast programming of 3WSI to default values. | I | | | SDATA | A23 | Data input of 3WSI<br>(3 Wires Serial Interface) | I | VCCA3 Sk Sk 19.6k | | SLDN | A21 | Load Enable input of 3WSI | ı | 10k = | | SCLK | A22 | Clock input of 3WSI | I | SCLK SDATA Reset SLDN ESD 20k 20k | Table 3-1. Pin Description Table (Continued) | Signal Name | Pin Number | Description | Dir. | Equivalent Simplified Schematics | |-------------|------------|------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------| | SLEEP | A18 | DMUX SLEEP mode Enable Leave floating or connect to V <sub>CCD</sub> for normal mode Connect to Ground for SLEEP mode | I | VCCD (3.3V ± 5%) ESD | | STAGG | A17 | DMUX Staggered mode Enable Leave floating or connect to V <sub>CCD</sub> for normal mode Connect to Ground for STAGG mode | I | VCCD (3.3V ± 5%) | | DRTYPE | K1 | DMUX Output Clock mode selection Connect to Ground for DR/2 type Leave floating or connect to V <sub>CCD</sub> for DR type | I | ESD SIK \$1.2K \$1.0K | | RS | L2 | DMUX Ratio mode selection Connect to Ground for 1:2 ratio Leave floating or connect to V <sub>CCD</sub> for 1:4 ratio | I | DGND (0V) | | BIST | V17 | DMUX BIST mode Leave floating or connect to V <sub>CCD</sub> for normal mode Connect to Ground for BIST mode | I | SUBST (0V) | Table 3-1. Pin Description Table (Continued) | Signal Name | Pin Number | Description | Dir. | Equivalent Simplified Schematics | |----------------|------------|-----------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------| | CONTROL OUTPUT | U18 | DMUX clock Delay control<br>(from 1/3 × V <sub>CCD</sub> to 2/3 ×<br>V <sub>CCD</sub> ) | 1 | VCCD (3.3V ± 5%) ESD 44K 44K 10.0 K 2.3 K 2.3 K DGND (0V) SUBST (0V) | | CONTROL OUTPUT | FUNCTIONS | | | | | DIODE ADC | W21 | ADC Die Junction<br>Temperature monitoring | I/O | 2 protection diodes 1 mA | ## 4. Theory of Operation #### 4.1 Overview The EV10AS150A is a 10-bit 2.5 Gsps ADC combined with a 1:4 demultiplexer (DMUX) allowing to lower the output Data stream (10-bit data and one out-of-range bit) by a selectable factor of 2 or 4. (Please note that for maximal operating speed, the DMUX has to be used in 1:4 mode). The ADC works in fully differential mode from analog input up to digital outputs. The ADC differential Analog Inputs and Clock Inputs are on chip $100\Omega$ terminated. The ADC analog input can be driven in either single ended or differential configuration without significant impact on dynamic performances (SFDR), but slight degradation on THD since the weighting of second and third harmonics are similar in single-ended. The output Data clock and Digital output data are LVDS logic compatible, and should be $100\Omega$ differentially terminated (2nH // 2 pF maximum output loading parasitics). The main functions of the EV10AS150A ADC are digitally controlled via on-chip DACs controlled by 3-wire serial interface (3WSI): - Sampling Delay Adjust, with a tuning range of ~ 120 ps, with a coarse and a fine tuning available (8-bit resolution on the fine tuning of ~30 ps). - Offset Control, ± 20 mV, 8-bit resolution. - Gain Control, ±0.5 dB, 8-bit resolution - Delay adjustment between the logical clock and the T/H clock, 0 to 30 ps (5-bit resolution). - Internal clock duty cycle adjust from 60% to 70% at 2.5 Gsps (5-bit resolution). - Selectable binary or the Gray coding mode. - Selectable inversion of MSB for binary two's complement. - Reset to program quickly all registers to default values. - NAP (ADC part) mode to save power when device is not used. The Sampling Delay Adjust function (controlled through the 3WSI) may be used to fine-tune the ADC aperture delay from 0 to 120 ps. The SDA function is very useful when interleaving multiple ADCs. The output demultiplexing ratio 1:4 or 1:2 can be selected by the means of RS digital control input. The data outputs are available at the output of the EV10AS150A with two different latency modes: - Staggered (Low latency): data output on ports A, B, C and D are shifted from one clock cycle between two successive ports. - Simultaneous: data output on all ports A, B, C and D are aligned. A Built-In Test (BIST) is provided for quick debug or acquisition setup: activation of checker board like pattern generator. The ADC junction temperature monitoring is made possible through the DIODE ADC input by sensing the voltage drop across a diode implemented on the ADC close to chip hot point. The EV10AS150A is delivered in an Enhanced Ball Grid Array (EBGA), suitable for applications subjected to large thermal variations (thanks to its TCE which is similar to FR4 material TCE). #### 4.2 Functional Pin Table **Table 4-1.** Functional Pin Table #### 4.3 RESETs and ADC Synchronization There are three reset signals available on the device to start the device properly: - DRR (Data Ready Reset) is used to reset and synchronize the Data Ready Output Clock of the ADC. DRR ensures that the first edge of the ADC output Data clock after DRR reset pulse is always a rising edge. This ensures that the first Data for N sampled after ADC reset corresponds to the first acquisition in the DMUX. - ASYNCRST is an asynchronous reset used to synchronize the DMUX so that the data are outputted on the right order (Port A, then Port B, then Port C and then Port D). It is also necessary to have a deterministic sequence in BIST mode. - RESET is a signal used to reset (load default settings) the 3 Wire Serial Interface (3WSI), see Section 4.5.2. DRR, RESET and ASYNCRST are mandatory for proper device initialization. Please refer to the paragraph 5.5 for more information on how to implement these reset functions. DRR is active high or low depending on bit D8 of state register at address 0110 while ASYNCRST is active high. It is mandatory to apply ASYNCRST while DRR is active. 2 sequences are recommended depending on the applications. #### • Sequence 1: to be used in the case where multiples ADCs synchronization is not needed - 1. Perform a RESET on ADC (DRR active low or high depending on 3WSI settings). Maintain DRR active up to step 4. - 2. While DRR is active, perform an asynchronous reset of the DEMUX (ASYNCRST high). - 3. Release ASYNCRST (ASYNCRST low) (minimum pulse width is 3ns) - 4. Release DRR (minimum DRR pulse width is 3.5ns) - 5. 3WSI interface can then be programmed if needed. During this sequence 1, the clock can be running or not running. But pipeline delay up to ADC outputs will not be deterministic. #### Sequence 2: to be used in the case where multiples ADCs synchronization is needed - 1. Apply a running clock in order to initialize ADC clock path - 2. Stop ADC clock at low level - 3. Perform a RESET on ADC (DRR active low or high depending on 3WSI settings). - 4. Maintain DRR active up to step 7. - 5. While DRR is active, perform an asynchronous reset of the DEMUX (ASYNCRST high). - 6. Release ASYNCRST (ASYNCRST low) (minimum pulse width is 3ns) - 7. Release DRR (minimum DRR pulse width is 3.5ns) - 8. Restart ADC clock - 9. 3WSI interface can then be programmed if needed. With this sequence 2, all ADCs will start on the first rising edge of the clock and they will be synchronized. DR (DR mode) (DR/2 mode) !TA = 350 psVIN N CLK 3.5 ns min DRR 3 ns min **ASYNCRST** TOD + 5.5 cycles N - 2 N + 2Ν N + 4A9...A0 N + 3N + 1N + 5B9...B0 **Figure 4-1.** Asynchronous Reset Timing Diagram, 1:2 Mode, Simultaneous Mode (Principle of Operation) **Figure 4-2.** Asynchronous Reset Timing Diagram, 1:4 mode, simultaneous mode (Principle of operation) ### 4.4 Control Signal Settings (DMUX) The SLEEP, RS, STAGG, BIST and DRTYPE control signals use the same input buffer. SLEEP, STAGG, BIST are activated on Logic Low (10 $\Omega$ Grounded), and deactivated on Logic High (10 K $\Omega$ to Ground, or tied to V<sub>CCD</sub> = 3.3V, or left floating). This is illustrated in Figure hereafter: Figure 4-3. Control Signal Settings (SLEEP, RS, STAGG, BIST and DRTYPE) **Table 4-2.** DMUX Mode Settings - Summary | | | Electric | al Level | | |----------|-------------|-------------------------|------------------------------|-------------------------------------------------------------------------| | Function | Logic Level | Static drive | Dynamic drive <sup>(1)</sup> | Description | | | 0 | 10 $\Omega$ to ground | V(BIST) = V <sub>IL</sub> | BIST: Checker board on output data | | BIST | 1 | 10 K $\Omega$ to ground | W/DICT\ > W | Normal conversion | | | | N/C | $V(BIST) \ge V_{IH}$ | | | SLEEP | 0 | 10Ω to ground | V(SLEEP) = V <sub>IL</sub> | Power reduction mode (the outputs are fixed at an arbitrary LVDS level) | | OLLL | 1 | 10 K $\Omega$ to ground | V(CLEED) > V | Normal conversion | | | | N/C | V(SLEEP) ≥ V <sub>IH</sub> | | | | 0 | $10\Omega$ to ground | $V(STAGG) = V_{IL}$ | Staggered mode | | STAGG | 1 | 10 K $\Omega$ to ground | V(STAGG) ≥ V <sub>IH</sub> | Simultaneous mode | | | ı | N/C | V(STAGG) ≥ V <sub>IH</sub> | | | | 0 | $10\Omega$ to ground | $V(RS) = V_{IL}$ | 1:2 ratio | | RS | 1 | 10 K $\Omega$ to ground | V/DC) > V | 1:4 ratio | | | l | N/C | $V(RS) \ge V_{IH}$ | | | DRTYPE | 0 | $10\Omega$ to ground | V(DRTYPE) = V <sub>IL</sub> | DR/2 mode | | DRITTE | 1 | 10 K $\Omega$ to ground | $V(DRTYPE) \ge V_{IH}$ | DR mode | Note: 1. Refer to Table 2-4 on page 7 for logical levels. #### 4.4.1 DMUX Ratio The demultiplexer ratio is programmable thanks to the RS Ratio selection signal. **Table 4-3.** DMUX Ratio Selection Settings | RS | DMUX Ratio | |----|------------| | 0 | 1:2 | | 1 | 1:4 | Figure 4-4. DMUX in 1:2 Ratio Figure 4-5. DMUX in 1:4 Ratio #### 4.4.2 DMUX Data Ready Output Clock Selection (DRTYPE) DMUX Data Ready Output Clock is used to latch EV10AS150A output data. Two modes for the output Data clock rate can be selected (via DRTYPE): - DR mode: The output data clock frequency is 1/4<sup>th</sup> the ADC Clock frequency (assuming 1:4 DMUX Ratio), and switches at twice the output data rate. Therefore only the rising edge is considered as active for output data registering (Rising edge of differential output Data clock (DR, DRN) is located at center of the digital data pulse). - DR/2 mode: The output data clock frequency is 1/8<sup>th</sup> the ADC Clock frequency (assuming 1:4 DMUX Ratio), the output clock switches at same rate as the digital data. Therefore, both output Data clock rising and falling edges are active for output data registering (Rising and Falling edge of differential output Data clock (DR, DRN) are located at center of the digital data pulse). This is illustrated in the following figures: Figure 4-6. DR Mode Figure 4-7. DR/2 Mode **Table 4-4.** DMUX Output Clock Type Selection Settings | DRTYPE | DMUX Output Clock Type | |--------|------------------------| | 1 | DR | | 0 | DR/2 | When DRTYPE is left floating, the default mode is DR. #### 4.4.3 DMUX Output Data Mode (STAGG) Two output modes are provided: - Staggered: the output data come out of the DMUX the one after the other; - Simultaneous: the output data come out of the DMUX at the same time. In staggered mode, the output clock for each port is provided by the DRA, DRAN, DRB, DRBN, DRC, DRCN and DRD, DRDN signals which corresponds respectively to the AORN, AOR, BORN, BOR, CORN, COR, DORN and DOR. The Simultaneous mode is the default mode (STAGG left floating or at logic "1"). The Staggered mode is activated by the means of the STAGG input (active low). **Figure 4-8.** Simultaneous Mode in 1:4 Ratio (STAGG = 1) Figure 4-9. Simultaneous Mode in 1:2 Ratio (STAGG = 1) Figure 4-10. Staggered Mode in 1:2 Ratio (STAGG = 0) **Figure 4-11.** Staggered Mode in 1:4 Ratio (STAGG = 0) #### 4.4.4 Out-of-range Bit and Data Ready Output Clocks #### In simultaneous output mode: The (AOR/DRAN, AORN/DRA), (BOR/DRBN, BORN/DRB), (COR/DRCN, CORN/DRC) and (DOR/DRDN, DORN/DRD) signals are used to add the out-of-range bit to the ADC output data. On each port (A, B, C, D) the out-of-range bit (\*OR/\*ORN) indicates (logic "1") when the analog input overrides the ADC 0.5 Vpp Full Scale voltage span, in case of underflow or overflow. When the analog input exceeds the positive full scale, the 10 bit digital outputs data remain at high logical state, with (\*OR,\*ORN) at logical one. When the analog input falls below the negative full scale, the 10 bit digital outputs data remain at logical low state, with (\*OR,\*ORN) at logical one again. #### In Staggered output mode: The (AOR/DRAN, AORN/DRA), (BOR/DRBN, BORN/DRB), (COR/DRCN, CORN/DRC) and (DOR/DRDN, DORN/DRD) signals will output the Data Ready Output Clock signal (one for each port), centered on the corresponding Data. In this case, the overflow can be computed with all 10 digital output data detection at logic "1", (binary mode), and underflow can be computed with all 10 digital output data detection at logic "0" (binary mode). In 1:2 DMUX Ratio, DR/DRN and DRB/DRBN are identical. In 1:4 DMUX Ratio, DR/DRN and DRD/DRDN are identical. #### 4.4.5 DMUX Power Reduction Mode (SLEEP) The power reduction (SLEEP) mode allows the user to reduce the power consumption of the device (DMUX part in Sleep mode). In this mode, the DMUX part consumption is reduced by 0.9W. The Power reduction mode is active when SLEEP is low. The device is in normal mode when SLEEP is high. When the device is not used, minimal Power consumption is obtained with NAP (ADC part) and SLEEP (DMUX part) modes used simultaneously. #### 4.4.6 DMUX Clock input Delay Cell (CLKDACTRL) A tunable delay cell (CLKDACTRL) is in serial on the 11 Bit DMUX Data path to fine tune the data vs. clock alignment at the interface between the ADC and the DMUX. The delay is controlled via the CLKDACTRL pin. This delay can be tuned around default center value. It ranges from -100 ps to 100 ps for CLKDACTRL varying from $V_{\rm CCD}$ / 3 to 2 × $V_{\rm CCD}$ / 3. This function results in a delayed internal clock signal. This pin must always be biased and it is recommended to set CLKDACTRL at V<sub>CCD</sub>/3. With the recommended value, it is normally not necessary to tune the CLKDACTRL voltage over the full specified clock rate, temperature range and power supply voltage range. Figure 4-12. DMUX Clock Input Cell Block Diagram #### 4.4.7 DMUX Built-In Test The Built-In Self Test allows to test rapidly the DMUX block of the device. It is activating via the BIST bit (active low) a checker board like pattern generator. When this signal is left floating, the BIST is inactive. When in BIST mode, a clock must be applied to the device, which can be set to 1:2 or 1:4 mode. The output clock mode DRTYPE can be either DR or DR/2. In the BIST mode, all the bits are either all at low or high level (even and odd bits are in phase opposition) and transition every new cycle. In order to have a deterministic output sequence, it is necessary to perform an asynchronous reset. The output sequence is then: **Table 4-5.** BIST Output Sequence in 1:4 Mode | BIST sequence | Binary (D9 D0) | Hexa (D9D0) | Out-of-range Bit | |--------------------|----------------|-------------|------------------| | DATA N on Port A | 10 1010 1010 | 0x2AA | 0 | | DATA N+1 on Port B | 01 0101 0101 | 0x155 | 1 | | DATA N+2 on Port C | 10 1010 1010 | 0x2AA | 0 | | DATA N+3 on Port D | 01 0101 0101 | 0x155 | 1 | | DATA N+4 on Port A | 01 0101 0101 | 0x155 | 1 | | DATA N+5 on Port B | 10 1010 1010 | 0x2AA | 0 | | DATA N+6 on Port C | 01 0101 0101 | 0x155 | 1 | | DATA N+7 on Port D | 10 1010 1010 | 0x2AA | 0 | | DATA N+8 on Port A | 10 1010 1010 | 0x2AA | 0 | | | | | | **Table 4-6.** BIST Output Sequence in 1:2 Mode | BIST sequence | Binary (D9 D0) | Hexa (D9D0) | Out-of-range Bit | |--------------------|----------------|-------------|------------------| | DATA N on Port A | 10 1010 1010 | 0x2AA | 0 | | DATA N+1 on Port B | 01 0101 0101 | 0x155 | 1 | | DATA N+2 on Port A | 01 0101 0101 | 0x155 | 1 | | DATA N+3 on Port B | 10 1010 1010 | 0x2AA | 0 | | DATA N+4 on Port A | 10 1010 1010 | 0x2AA | 0 | | | | | | #### 4.5 ADC 3 Wire Serial Interface (ADC Controls) #### 4.5.1 3WSI Address and Data Format The 3WSI is a synchronous write only serial interface made of 3 wires. This 3 wire bus is activated with the SLDN control pin going low (please refer to "write timing" in next section). The length of the word is 14 bits: 10 for the data and 4 for the address. Bit d[9] of Data is MSB and bit a[3] of address is MSB. The maximum serial logic clock frequency is 100MHz. #### 4.5.2 3WSI Timing The 3WSI is a synchronous write only serial interface made of 3 wires: • SCLK: serial clock input • SLDN: serial load enable input • SDATA: serial data input. #### **EV10AS150A** Please refer to Table 2-4 on page 7 for logical levels of SLCK, SLDN, SDATA and RESET. The 3WSI gives a "write-only" access to up to 16 different internal registers of up to 10 bits each. The input format is fixed with always 4 bits of register address followed by always 10 bits of data. #### Address and data are entered MSB first. The write procedure is fully synchronous with the clock rising edge of SCLK and described in the write chronogram Figure 4-13 on page 43. ## For proper initialization of 3WSI default settings, an asynchronous reset pulse on pin RESET is required. The RESET pin combined with the SLDN pin must be used as a reset to program the chip to the "reset setting". - RESET high: no effect - RESET low and SLDN low: programming of registers to default values SLDN and SDATA are sampled on each rising edge of SCLK clock (clock cycle). SLDN must be set at "1" when no write procedure is done. A minimum of one clock rising edge (clock cycle) with SLDN at "1" is required for a correct start of the write procedure. A write starts on the first clock cycle with SLDN at "0". SLDN must stay at "0" during the complete write procedure. In the first 4 clock cycles with SLDN at "0", 4 bits of register address from MSB (a[3]) to LSB (a[0]) are entered. In the next 10 clock cycles with SLDN at "0", 10 bits of data from MSB (d[9]) to LSB (d[0]) are entered. An additional clock cycle with SLDN at "0" is required for parallel transfer of the serial data d[9:0] in the register addressed with address a[3:0]. This gives 15 clock cycles with SLDN at "0" for a normal write procedure. A minimum of one clock cycle with SLDN returned at "1" is requested to end the write procedure, before the interface is ready for a new write procedure. Any clock cycle with SLDN at "1" before the write procedure is completed, interrupts this procedure and no data transfer to internal registers is done. Additional clock cycles with SLDN at "0" after the parallel data transfer to the register (done at 15<sup>th</sup> consecutive clock cycle with SLDN at "0") do not affect the write procedure and are ignored. It is possible to have only one clock cycle with SLDN at "1" between two successive write procedures. 10 bits of data must always be entered even if the internal addressed register has less than 10 bits. Unused bits (usually MSB's) are ignored. Bit signification and bit position for the internal registers are detailed in the Section 4.5.3. Figure 4-13. 3WSI Timing Diagram Table 4-7. Timings Related to Serial 3 Wire Serial Interface | Name | Parameter | Min | Тур | Max | Unit | Note | |----------|--------------------------------------------------------------------|-----|-----|-----|------|------| | Tsclk | Period of SCLK | 10 | | | ns | | | Twsclk | High or low time of SCLK | 5 | | | ns | | | Tssldn | Setup time of SLDN before rising edge of SCLK | 4 | | | ns | | | Thsldn | Hold time of SLDN after rising edge of SCLK | 2 | | | ns | | | Tssdata | Setup time of SDATA before rising edge of SCLK | 4 | | | ns | | | Thsdata | Hold time of SDATA after rising edge of SCLK | 2 | | | ns | | | Twlreset | Minimum low pulse width of RESET | 5 | | | ns | | | Tdreset | Minimum delay between an edge of RESET and the rising edge of SCLK | 10 | | | ns | | #### 4.5.3 3WSI Register Description Note: Addresses and/or data bits not described herein are not accessible via Graphical User Interface (GUI). Table 4-8.3WSI Settings | Address | Description | | Default Value | Recommended<br>Value | Max Value | Min Value | Step | |---------|------------------------------|-----------------|---------------|-----------------------|-----------|-----------|----------| | 2000 | Clock Duty Cycle | register D4:D0 | 10000 | 10000 | 11111 | 00000 | 0.00/ | | 0000 | adjust <sup>(1)</sup> | parameter value | 35/65% | 35/65% | 30/70% | 40/60% | 0.3% | | 0001 | Clock Adjust <sup>(2)</sup> | Register D4:D0 | 10000 | 11111 | 11111 | 00000 | 1 00 | | 0001 | | parameter value | 15 ps | +30 ps | +30 ps | 0 ps | 1 ps | | | Sampling Delay | Register D9:D8 | 10 | SDA OFF<br>(See state | 11 | 00 | 30 ps | | 0010 | Adjust Coarse <sup>(3)</sup> | parameter value | 60 ps | | 90 ps | 0 ps | | | 0010 | Sampling Delay | register D7:D0 | 00000000 | register | 11111111 | 00000000 | 100 % | | | Adjust <b>Fine</b> (3) | parameter value | 0 ps | description below) | 30 ps | 0 ps | 120 fs | | 0011 | Coin Adiust | register D7:D0 | 10000000 | | 11111111 | 00000000 | 0.004 4D | | 0011 | Gain Adjust | parameter value | 0 dB | | +0.5 dB | −0.5 dB | 0.004 dB | **Table 4-8.** 3WSI Settings (Continued) | | | | | Recommended | | | | |--------------------|----------------|-----------------|---------------|---------------------------|-----------|-----------|--------| | Address | Description | | Default Value | Value | Max Value | Min Value | Step | | 0100 Offset Adjust | register D7:D0 | 10000000 | | 11111111 | 00000000 | 150\/ | | | | Oliset Adjust | parameter value | 0mV | | +20mV | -20mV | 156 μV | | 0110 | State Register | register D9:D0 | 000000000 | See description hereafter | | | | Notes: - 1. It is recommended to adjust clock duty cycle at 35/65% to optimize SFDR and THD at high sampling rate in 2<sup>nd</sup> Nyquist zone. - 2. It is recommended to adjust clock adjust to +30 ps to optimize SNR in 2<sup>nd</sup> Nyquist zone if not used in interleaving mode. - 3. SDA Coarse & SDA fine: Total possible = total Coarse + total Fine = 90 + 30 ps = 120 ps Table 4-9. State Register Description | Setting for Address :0110 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------------------------------|----|----|----|----|----|----|----|----|----|----| | Mode SDA OFF | Х | Х | Х | Х | Х | Х | 0 | Х | Х | Х | | Mode SDA ON | Х | Х | Х | Х | Х | Χ | 1 | Х | Х | Х | | Mode binary output | Х | Х | Х | Х | 0 | Х | Х | Х | Х | Х | | Mode gray output | Х | Х | Х | Х | 1 | Х | Х | Х | Х | Х | | Two's complement OFF | Х | Х | Х | 0 | 0 | Χ | Х | Х | Х | Х | | Two's Complement ON | Х | Х | Х | 1 | 0 | Χ | Х | Х | Х | Х | | Data Ready Reset (DRR) inactive High | Х | 0 | Х | Х | Х | Х | Х | Х | Х | Х | | Data Ready Reset (DRR) inactive Low | Х | 1 | Х | Х | Х | Χ | Х | Х | Х | Х | | NAP Mode OFF | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | | NAP mode ON | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | #### Comments: - 1. SDA Mode: to take into account the value of the Sampling Delay Adjust register, bit D3 of the state register should be asserted to 1. For applications requiring extremely low clock jitter and no interleaving of several ADCs, it is recommended to assert bits D3 of state register to 0. - 2. NAP mode of the ADC part reduces its power dissipation (in standby mode, both terminations of the differential data output buffers of the ADC are driven at same value). #### 4.5.4 NAP Mode The NAP mode is controlled via the 3WSI serial interface, reducing the ADC power dissipation by 0.9W. When the device is not used, minimal Power consumption for the combined ADC and 1:4 DMUX chips is obtained by turning on the NAP mode (on ADC part) and the SLEEP mode (DMUX) simultaneously. #### 4.5.5 Binary or Gray Output Mode It is possible for the user to choose between the binary or Gray output data format. Gray coding may be used in order to reduce the effect of BER when occurring, by storing Gray output codes. Digital Data format selection is made using the 3WSI (default selection is binary), programming the state register at address "0110". Binary two's complement is also available asserting bit D6 at 1 of state register at address "0110".(only taken in account if bit D5 is asserted at 0, i.e. in binary output mode). #### 4.5.6 Sampling Delay Adjust Function (SDA) – ADC Interleaving This function is of most importance for applications based on time interleaving of multiple ADCs, in order to increase the actual sampling rate. In interleaved system the channels relative phasing has to be matched finely to avoid intermodulation spurs. The SDA function is monitored through the 3 Wire Serial Interface (3WSI), for remote fine alignment of ADC Aperture delays. The SDA fine tuning has to be done after proper alignment of ADC Gains and Offsets, also monitored by the 3WSI. A control voltage is applied on the tunable delay line, through embedded control DACs: 2 Bit DAC (coarse tuning) and 8 Bit DAC (fine tuning). The coarse 2 Bit DAC allows for coarse alignment of the ADCs aperture delays, with a step (resolution) of 30 ps. The 8 Bit control DACs allows for fine phase alignment of ADCs, with a resolution of 30 ps/256 = 117 fs. This is more than enough for very fine phase alignment of multiple ADCs. Once tuned, the ADCs track each other versus temperature. It is reminded that the ADC intrinsic jitter is 120 fs rms, (with SDA = OFF). The sampling delay adjust enables a tuning of the aperture delay of each channel over a range of 120 ps with a first coarse tuning over a range of 90 ps and then a fine tuning on 8 bit over a range of 30 ps for better accuracy of the settings. It is pointed out that the ADC intrinsic jitter is 120 fs rms if SDA is turned OFF, and becomes 150 fs rms if SDA is turned ON, and 170 fs rms if SDA is fully tuned. This is related to extra delay cells in the sampling clock path, which are bypassed if SDA is OFF. If the SDA is turned on, an amount of + 60 ps extra time delay adds onto the sampling clock path. For reference, the measured SNR at Fin = 2500 MHz (-1 dBFS) is 50 dB with SDA = OFF, 49.2 dB with SDA turned on, and 48.5 dB with SDA turned ON and fully tuned. For optimum dynamic performance (low jitter), it is recommended to disable SDA (Mode SDA OFF). Figure 4-14. Programming the SDA Tunable Delay Line Through the 3WSI #### 4.5.7 ADC Gain Control The 3-Wire bus interface also allows for adjusting the gain by enabling a fine tuning by $\pm 0.5$ dB and an 8-bit resolution. #### 4.5.8 Offset Control The 3WSI allows to control the offset of the ADC with a tuning range of ± 20mV, and an 8 bit resolution. An accurate tuning of aperture delay, gain and offset allows to interleave two ADCs with minimum number of external analog components, thus providing an equivalent 5 Gsps ADC. Due to matching difficulties of the roll off of the input frequency response beyond 4 GHz, it is not recommended to use the ADC in interleaved mode for coding of broadband signal beyond 4 GHz. #### 4.6 Die Junction Temperature Monitoring A die junction temperature measurement setting is available, for maximum junction temperature monitoring (hot point measurement). The measurement method consists in forcing a 1 mA current into a diode mounted transistor and sensing the voltage across the DIODE pin and the closest available ground pin. The measurement setup is described in the Figure hereafter: Note: If not used, DIODE pin can be left floating. **Figure 4-15.** ADC Diode for Die Junction Temperature Monitoring Setup (2 Reverse Diodes for Protection) #### CAUTION: Respect the current source polarity and the current flow of 1 mA through the diode. The forward voltage drop $(V_{DIODE})$ across diode component, versus junction temperature, (including chip parasitic resistance), is given below $(I_{DIODE} = 1 \text{mA})$ . = -1.193x + 913.714 Diode voltage Junction temperature (°C) -20 -30 -10 Junction Temperature versus Diode Voltage for I = 1mA Figure 4-16. Junction Temperature Versus Diode Voltage for I = 1 mA ## 5. Applications Information ### 5.1 Bypassing, Decoupling and Grounding #### 5.1.1 Decoupling capacitor Globally, the ADC is decoupled following a four row decoupling capacitors strategy, providing adequate decoupling over frequency taking into account the external decoupling: at Evaluation Board and Package surrounding level, and the internal ADC decoupling (transparent for the end-user): at internal Package decoupling and on chip decoupling level. ADC external decoupling: typical values - At Evaluation Board incoming level: (1<sup>st</sup> level): the capacitor should be chosen depending on DC/DC regulator characteristics. - 2. Close to Package surrounding: $2^{nd}$ level: 144 nF per analog supply ( $V_{CCA5}$ & $V_{CCA3}$ ), 192 nF for $V_{CCD}$ and 288 nF for $V_{PLUSD}$ . It is recommended to decouple all power supplies to ground as close as possible to the device balls. ADC internal decoupling: typical values - 3. Inside Package: (3<sup>rd</sup> level): 100 pF per power supply plane to ground plane. - 4. On chip decoupling level: (4th level): nearly 300 pF per power supplies. Figure 5-1. EV10AS150A Decoupling Schema #### 5.1.2 Power Supplies Decoupling Schema Figure 5-2. Power Supplies Decoupling Schema GND = common ground plane #### 5.1.3 Decoupling Capacitors Package Implementation The table below indicates the pins to pins connected together with a pair of decoupling capacitance (47 nF // 1 nF). Table 5-1. Decoupling Capacitors Implementation | Supply | Total decoupling per supply | List of pins to be connected together with 47 nf // 1 nF | |--------------------|-----------------------------|---------------------------------------------------------------------------| | V <sub>CCA5</sub> | | A27, A26, A24, B27, B26, B24, C27, C26, C24, D27, D26, D24, E26, E24, F25 | | V <sub>CCA5</sub> | 144 nF | L26, L25, M27 | | V <sub>CCA5</sub> | | R21, T21, U21 | | V <sub>CCA3</sub> | | A25, B25, B22, C25, C22, C20, D25, D22, D20, E25, E22, E20, F24, F22, F20 | | V <sub>CCA3</sub> | 144 nF | R20, T20 | | V <sub>CCA3</sub> | | K26, K25,L27, M26, M25, N26, N27 | | V <sub>PLUSD</sub> | | C19, C16, C15, C14, C13, D19, D13, E19, F19 | | V <sub>PLUSD</sub> | | T15, T14, T13, U15, U14, U13 | | V <sub>PLUSD</sub> | 288 nF | C11, C9, C7, C6, C5, D11, D9, D7, D6, D5 | | $V_{PLUSD}$ | 200 NF | T11, T9, T7, T6, U11, U9, U7, U6, U5 | | $V_{PLUSD}$ | | C4, E3, J4, J3 | | $V_{PLUSD}$ | | L4, L3, N4, N3, R4, R3, U4 | | $V_{CCD}$ | | C12, C10, C8, D16, D12, D10, D8, E17 | | V <sub>CCD</sub> | 192 nF | D4, D3, E4, G4, G3 | | V <sub>CCD</sub> | 19211 | K4, K3, T4, T3, U3 | | V <sub>CCD</sub> | | R16, T17, T16, T12, T10, T8, T5, U12, U10, U8 | #### 5.1.4 Decoupling Capacitors PCB Implementation Figure 5-3. Decoupling Capacitors PCB Implementation #### 5.1.5 Power Plane (Analog and Digital) For performance reasons it is always recommend to use separate supplies for digital and analog circuitry. The digital supply should only be used for parts placed over the digital ground plane, i.e. all pure digital parts. The analog supply is used for all analog and mixed-signal parts. Analog supplies → V<sub>CCA3</sub> and V<sub>CCA5</sub> Digital supplies → V<sub>PLUSD</sub> and V<sub>CCD</sub> V<sub>PLUSD</sub> supply must be isolated from analog supplies Note: V<sub>PLUSD</sub> supply is dedicated to digital output buffer only It is important that a digital power plane does not overlap an analog power plane as can be seen on Figure 5-4 a). If this constraint is not respected, this will induce capacitance between the overlapping areas, which is likely to cause RF emissions to pass from one plane to another. Figure 5-4. Overlapping of Analog and Digital Power supplies planes Since DGND and AGND are separated on package and chip, a continuous low impedance ground plane can be used for both Digital and Analog ground. Moreover, power supply pins should be decoupled directly to the ground plane. The ceramic capacitor should be located as close as possible to the IC power pins. The sampling clock generation circuitry should be considered like analog circuitry and also be grounded and heavily-decoupled to the common digital and analog ground plane. It also should be isolated from noisy digital circuits. So, the ground plane not only acts a low impedance return path for decoupling high frequency currents but also minimizes RF emissions. Because of the shielding action of the ground plane, the circuit's susceptibility to external RF is also reduced. The optimum partitioning for Analog and Digital Power and Ground planes is illustrated in Figure 5-5 on page 52. The isolation between FPGA Ground plane and ADC ground plane is recommended but not mandatory, depending on switching noise level which may be injected by FPGA. In case of separate ground between ADC and FGPA, they should be DC connected together by a 0 ohm resistor, making use of the parasitic (high resonant) inductance of the resistor element to reject the HF spikes. This recommendation for optimum isolation must be followed carefully for optimum rejection of Fclk/4 clock spur in 1:4 DMUX mode. #### Information regarding partitioning of package level: DGND is only allocated to Output Buffers of ADC and digital section + Digital output buffers of 1:4 DMUX. AGND ground plane is allocated to ADC only, and needs to be isolated from 1:4 DMUX output buffers switching into 40 differential $100\Omega$ terminations. Switching Noise is mainly generated by back reflection effects due to L,C parasitics of $100\Omega$ terminations. This leads to switching noise into $V_{PLUSD}$ and DGND which gives energy to Fclk/4 clock related spur if fed back to the ADC Ground. Optional but not mandatory **Ground planes** R=0 Ohm High resonant MCM FPGA Output buffers ADC + or µC DMUX Common Digital and FPGA Digital Analog ground plane Ground MCM package internal ground ADC DMUX planes partitioning: AGND vs DGND AGND . DGND DGND Power supplies planes FPGA MCM Output buffers ADC + or µC $\mathsf{DMUX}$ V<sub>CCA5</sub> (5.2V) V<sub>PLUSD</sub> (2.5V) V<sub>CCA3</sub> (3.3V) V<sub>CCD</sub> (3.3V) FPGA Digital Digital Power **Analog Power** Power Supplies Supplies Regulator 3 Regulator 4 Figure 5-5. Analog and Digital Partitioning of Power and Ground Planes for Optimum Isolation Regulator 1 and 2 #### 5.2 Analog Input Implementation #### 5.2.1 ADC Analog Input Terminations The DC analog common mode voltage is provided by ADC and the analog input signal must be used in AC coupling mode (with a DC blocking capacitor). The front-end input preamplifier in on chip terminated ( $100\Omega$ differential, $50\Omega$ single-ended with accurate thin film TaN resistors with temperature coefficient close to $0^{\circ}$ C), driven by $50\Omega$ controlled impedance lines ( $100~\Omega$ differential) with the multilayer EBGA317 Package. This allows flat input Voltage Standing Wave Ratio (VSWR) over frequency, (< 1.25:1 measured for packaged ADC, from DC up to 3 GHz (less than 1.3% of incoming power reflected from the ADC input, < 0.05 dB transmission loss), and < 1.5:1 from 3 GHz to 5 GHz Full power input bandwidth of the ADC (less than 4% of power reflected from ADC input, < 0.17 dB transmission loss). The low input VSWR together with the 5 GHz (-3 dB) full power input Bandwidth of the ADC, allows operation up to the 3<sup>rd</sup> Nyquist region (including L\_Band and S\_Band) with negligible carrier level fluctuations related to packaged ADC input impedance deviation from ideal $Z = 50\Omega$ (including package parasitics). The on-chip terminations (in-phase $V_{IN}$ and inverted phase $V_{INN}$ ) are actually based on a resistive voltage splitter of $55\Omega + 550\Omega$ biased under +3.3V to ground, providing proper $50\Omega$ termination (550 // 55 = 50), together with 3V internal DC common mode biasing. Since the internal analog input DC common mode is +3V, the differential Analog inputs must be driven through high resonant (> 5 GHz) DC blocking capacitors. #### Driving the EV10AS150A in single-ended for ADC Full Scale voltage span: If single-ended driven, the applied in-phase $(V_{IN})$ input voltage amplitude for ADC full-scale voltage span is 0.5V peak-to-peak, (i.e. -2 dBm Full Scale input power into $50\Omega$ on-chip termination.) For proper symmetric input impedance matching, the inverted phase input $(V_{INN})$ must be externally terminated by $50\Omega$ to Ground through a DC blocking chip capacitor. The inverted phase $(V_{INN})$ is internally on-chip $50\Omega$ terminated and biased the same way as the in-phase analogue input. #### Driving the EV10AS150A in differential for ADC Full Scale voltage span: If entered in differential, each analog input (in-phase $V_{IN}$ and inverted phase $V_{INN}$ ) shall be entered with $\pm 0.125V$ peak = 0.25V peak-to-peak amplitude, to comply with 0.5V ADC Full Scale voltage span. Since the 0.5Vpp Full Scale input voltage span is applied onto $100\Omega$ termination instead of $50\Omega$ , the ADC Full Scale differential input power into $100\Omega$ loading is -5 dBm instead of -2 dBm into $50\Omega$ if single-ended driven. Low cost low profile sub-miniature unbalanced to balanced transformers (baluns) are commercially available, designed specifically for driving differential inputs and/or output locations for fast sampling ADCs in the GHz range. These baluns are providing $50\Omega$ impedance on unbalanced input, and $100\Omega$ impedance on the balanced differential output port, making it easy to use on surface mount application boards to drive AC coupled differential Analog inputs and clock inputs. For optimum SFDR performance, the maximum phase balance shall not exceed 12 degree and less than 1.5 dB for amplitude balance, over the entire band of operation. For example, for operation over the 2<sup>nd</sup> Nyquist region at 2.5 Gsps, baluns featuring less than 6 degree Phase Balance and 1 dB amplitude Balance within a band of operation of 1.6 GHz to 3 GHz are available (for roughly 1 dB insertion loss). Baluns covering a larger band of operation (e.g. 400 MHz to 3000 MHz) with 12 degrees max Phase unbalance and 1.5 dB Amplitude Balance are also convenient. Since the ADC tolerates up to 12 degrees of phase unbalance without impacting the dynamic performance (SFDR), it is not mandatory to use cascaded (double) transformer to improve phase balance characteristics. Double transformer implementations may degrade the inherent band flatness of the device with additional insertion loss. Figure 5-6. ADC Full Scale Single Ended vs. Differential Analog Input #### 5.2.2 Differential Versus Single-ended Input Dynamic Performance (SNR, SFDR, THD) The EV10AS150A implements a front-end Track and Hold preamplifier which has been designed in order to be entered either in differential or single-ended, up to maximum operating sampling rate without significant loss in dynamic performance in either 1<sup>st</sup> and 2<sup>nd</sup> Nyquist for large signals close to ADC Full Scale: Same SNR values are measured in single-ended and differential, 1<sup>st</sup> and 2<sup>nd</sup> Nyquist (delta SNR < 0.2 dB). Regarding linearity performance (Total Harmonic Distortion (THD) and Spurious Free Dynamic Range (SFDR)): - If differential driven, it is the odd Harmonics (mainly H3) which mainly dictates the ADC large signal linearity performance (SFDR and THD), whereas the even harmonics (H2, H4, ...) only little contributes to THD. - In single-ended driven, the even harmonics (H2, H4, ...) will become significant with the same weighting as the odd Harmonics (H3,H5,...). The 2<sup>nd</sup> Harmonic will rise to the same level as 3<sup>rd</sup> Harmonic, mainly in the 2<sup>nd</sup> Nyquist. The EV10AS150A front-end preamplifier has been boosted to maintain the 2<sup>nd</sup> Harmonic (H2) level below –60 dBFS in single-ended over 1<sup>st</sup> and 2<sup>nd</sup> Nyquist, even for large signals close to ADC Full Scale. Since the 2<sup>nd</sup> harmonic weighting is not higher than the 3<sup>rd</sup> Harmonic level (H3), the SFDR performance will not be impacted. However, the THD will be somewhat impacted, since the harmonics are RSS summed since even and odd harmonics have now similar weightings in single-ended: The THD is slightly impacted by -1 dB in the 1<sup>st</sup> Nyquist, and -2 dB in the 2<sup>nd</sup> Nyquist (Fin < 3000 MHz). In the $3^{rd}$ Nyquist for large signals close to ADC Full Scale, (e.g. Fin = 4000 MHz, -1 dBFS), the $2^{rd}$ Harmonic impact on THD in single-ended will become much more important (H2 = + 6 dB versus differential mode): Therefore in the 3<sup>rd</sup> Nyquist, it is highly recommended to drive the inputs in differential for optimum Spurious Free Dynamic Range (SFDR) and optimum total harmonic distortion performance (THD). Note: For THD computation, the 10 1<sup>st</sup> low rank harmonics are taken into account. #### 5.2.3 Differential versus Single-ended Input: Rejection for Fclk/4 Spurs If the 1:4 DMUX Ratio is selected, the rejection of the Fclk/4 clock related spur becomes an issue since the clock spur is located at the middle of the Nyquist zone. With 1:2 DMUX Ratio, the clock related spur is located at Fclk/2, and does not affect the center of the band of operation. The rejection of Fclk/4 becomes 6 dB more efficient if the ADC is differentially driven. (A delta of –6 dB is measured in differential vs. single-ended for the Fclk/4 level). On EV10AS150A evaluation board, the measured Fclk/4 level is: - -72 dBFS in single-ended, corresponding to -74 dBm with -2 dBm Full Scale input power (0.5Vpp in 50Ω). - -78 dBFS in differential, corresponding to -82 dBm with -5 dBm Full Scale input power (0.5Vpp in 100Ω). The ADC has been carefully implemented at chip layout level and packaging level to ensure maximum electric isolation between the noisy Digital output buffers Section and Analog sections of the ADC. (Analog sections include the logic section and the timing circuitry of the ADC). At application board level: The absolute value for Fclk/4 in either single-ended or differential mode can be even further improved by improving the electric isolation of the +2.5V power supply: The +2.5V Power plane dedicated to the 40 Digital Output Buffers drives most of the Fclk/4 switching noise energy, and has to be isolated from the other remaining power supplies. Refer to Figure 5-5 on page 52 for board layout recommendation for optimum isolation. #### 5.3 Clock Input Implementation The EV10AS150A differential clock input buffer is based on fast regeneration amplifiers, in order to feature a square wave like sampling clock for the Track and Hold, featuring very fast internal slew-rates to ensure low internal sampling jitter. The EV10AS150A differential clock input buffer is on-chip $100\Omega$ terminated ( $50\Omega$ on each single-ended clock input). The clock input buffer is biased in the same way as the differential analog input preamplifier: The differential on-chip clock inputs terminations are based on resistive $55\Omega + 550\Omega$ voltage splitter biased under +3.3V to Ground, providing $5\Omega$ impedance ( $550\Omega$ // $55\Omega$ = $50\Omega$ ) together with 3V internal DC common mode biasing for both inputs. #### 5.3.1 Driving the EV10AS150A with a Sinewave Clock Input The SNR rolloff in the high input frequency region (2<sup>nd</sup> and 3<sup>rd</sup> Nyquist) is dictated by sampling jitter: The ADC sampling jitter is 120 fs rms, to be RSS summed with external sampling clock jitter: To achieve optimum SNR in the 2<sup>nd</sup> Nyquist (e.g; SNR > 48 dB at Fin = 3000 MHz, the external clock sinewave requirements are mainly two-fold: The external sinewave clock signal phase noise and clock signal slew-rate. The Single Side Band (SSB) phase noise floor of the reference sinewave clock signal shall not exceed 155 dBc/Hz (at 1 MHz from carrier). The slew-rate of the 2.5 GHz clock input shall not be lower than 5 GV/s at 2.5 GHz frequency. Accordingly, at 2.5 GHz sampling clock frequency, a sinewave clock input can be directly entered provided the sinewave amplitude is 0.632 Vpp minimum into the $100\Omega$ differential output to ensure 5 GV/s minimum slew-rate, and 155 dBc/Hz phase noise floor. #### Sinewave Clock slew-rate effect on SNR: Due to very fast internal slew-rates of regeneration stages, a sinewave clock can be entered without impacting the SNR so far the sinewave slew-rate is higher than 5 GV/s minimum (8 GV/s recommended). These fast slewing front-end clock buffer regeneration stages provides lowest internal rms time domain jitter, as illustrated by the following relationship: Rms(time jitter) = Rms(voltage noise) / Rms(slew-rate) Assuming the ADC clock input is driven by a transformer (single-ended unbalanced $50\Omega$ to balanced $100\Omega$ differential), the minimum clock input power shall not be lower than -3 dBm into $50\Omega$ input impedance = 0.45 Vpp at transformer input yielding 0.45 Vpp.SQRT(2) = 0.632 Vpp across $100\Omega$ differential outputs applied to the ADC. A minimum swing of 0.632 Vpp at 2.5 GHz corresponds to a minimum slew-rate of nearly 5 GV/s at 2.5 GHz. Therefore, the 2.5 GHz external sinewave clock signal voltage amplitude applied across the $100\Omega$ termination shall not be lower than 0.632 Vpeak to peak for optimum SNR performance in the 1<sup>st</sup> and 2<sup>nd</sup> Nyquist. For sinewave clock frequencies lower than 2.5 GHz, the sinewave amplitude shall be increased accordingly, to preserve the minimum slew-rate of 5 GV/s, without exceeding 2 Vpp maximum operating amplitude applied to the differential clock input. For example, with a 1.25 GHz sinewave clock, to keep the same slew-rate of 5 GV/s, the minimum voltage amplitude to be applied to the ADC clock input shall not be lower than $2 \times 0.632$ Vpp = 1.264 Vpp across the $100\Omega$ differential clock inputs, corresponding to + 3 dBm into $50\Omega$ transformer input (which is twice the clock input power of a 2.5 GHz sinewave input). Typical recommended clock input power for a 2.5 GHz sinewave clock for optimum SNR over full temperature range shall be +1 dBm into $50\Omega$ transformer input impedance, which corresponds to 0.710 Vpp.SQRT(2) = 1 Vpp across $100\Omega$ across differential outputs applied to the ADC clock inputs. This corresponds to a slew-rate of 7.85 GV/s at 2.5 GHz. Therefore, typical recommended slew-rates to ensure flat SNR over operating temperature range shall be in the range of 8 GV/s. Maximum operating clock input power shall not exceed + 7 dBm, which corresponds to 2 Vpp on differential $100\Omega$ clock input. This corresponds to slew-rates of 15.7 GV/s Maximum ratings for differential clock input is 3 Vpp which corresponds nearly to +11 dBm maximum clock input power. #### Sinewave Clock Phase noise vs. time domain jitter effect on SNR rolloff at high input frequencies: The SNR due to ADC intrinsic clock jitter contribution only (i.e. 120 fs rms), excluding external clock source jitter (jitter free external clock source), is 50 dB at Fin = 2500 MHz, -1 dBFS. Taking into account the external clock source time domain jitter contribution on SNR performance, the ADC intrinsic clock jitter of 120 fs rms has to be RSS summed to the external rms clock jitter, yielding to total sampling clock Jitter: For example with a 100 fs rms external clock source jitter, the total sampling clock jitter will be $SQRT(120^2 + 100^2) = 156$ fs rms. With a 120 fs rms clock source jitter, the total jitter will be 170 fs rms: For the EV10AS150A, the measured SNR at Fin = 2500 MHz for -1 dBFS analog input amplitude is 50 dB with a jitter free external clock source, (taking only into account the ADC intrinsic jitter of 120 fs rms). With 120 fs rms external clock source time domain jitter RSS summed with the 120 fs rms intrinsic ADC clock jitter, (leading to 170 fs rms total jitter), the measured SNR becomes 48.5 dB. #### Relationship between sinewave clock source phase noise and time domain jitter: The 100 fs rms external time domain jitter corresponds approximately to an external sinewave clock source with (white) phase noise floor spectral density of 155 dBc / Hz, integrated from 1 MHz up to 5.5 GHz: The 5.5 GHz upper limit of integration corresponds to the ADC clock input bandwidth. The 1 MHz lower limit of integration corresponds to the flat section of white phase noise, excluding 1/f and close in phase noise contribution for 1<sup>st</sup> order calculations. The integration bandwidth for the phase noise floor is taken from 1 MHz up to 5.5 GHz ADC clock input bandwidth, leading to: Integrated SSB phase noise floor spectral density: 155 dBc/Hz, 1 MHz to 5.5 GHz: $-155 \text{ dB} + 10.\log(5.5.10^9 - 1.10^6) = -155 + 97.4 \text{ dB} = -57.6 \text{ dB}.$ This corresponds to the Single Side Band (SSB) phase noise power spectral density 10.log(Rad²/Hz) expressed in dBc/Hz, integrated over nearly 5.5 GHz. The total integrated Double Side Band phase noise power expressed in radian (rms) is: SQRT $(2.10^{-57.6/10}) = 1,86.10^{-03}$ radians (rms). In time domain, the rms jitter is obtained by dividing the total phase noise power (radians rms) by the carrier frequency. For example, with a 2.5 GHz sinewave clock carrier, the time domain jitter will be 1,86.10 $^{-03}$ radians (rms) / 2. $\pi$ .2,5 GHz = $\sim$ 118 fs rms Therefore for a given constant phase noise floor, the external clock source time domain jitter will be slightly better when increasing clock frequency (due to faster signal slew-rate). The 1/f phase noise contribution from 10 KHz to 1 MHz can be neglected so far the mean noise level in this region is below 130 dBc / Hz: Integrated SSB mean phase noise spectral density: 130 dBc/Hz, 10 KHz to 1 MHz: $$-130 \text{ dB} + 10.\log(10^6 - 10^4) = -130 + 60 \text{ dB} = -70 \text{ dB}$$ Integrated double SSB phase noise power in radians (rms): $$SQRT(2.10^{-70/10}) = 0.447.10^{-03} \text{ radians (rms)}$$ To be compared with $1,86.10^{-03}$ radians (rms) 155 dBc/Hz phase noise integrated over 5.5 GHz. The total RSS summed phase noise from 10KHz to 5.5 GHz is: SQRT $$((1,86.10^{-03} \text{ radians})^2 + (0,447.10^{-03} \text{ radians})^2) = 1,91.10^{-03} \text{ radians}$$ Therefore the close-in phase contribution remains negligible. The close-in phase noise (1/f2 and 1/f3) contributions can also be neglected since this type of phase noise is related only to long term jitter drift effects which are not of concern here regarding the registration length of the Digital Data. For example, considering the registration length time window for a 32K FFT at 2.5 Gsps: $32768x400 \text{ ps} = 13.107 \mu\text{s}$ , corresponding to 76.3 KHz. As a result, the close-in phase noise below 70 KHz has not to be taken into account for the integration. As a conclusion, considering a phase noise floor between 1 MHz and 5.5 GHz, any clock source phase noise floor better than 155 dBc/Hz will improve somewhat the SNR: For example, a 160 dBc/Hz phase noise clock source will feature only 67 fs rms time domain jitter for a 2.5 GHz carrier, and a 165 dBc/Hz clock source will feature only 38 fs rms. In these cases, the external clock source contribution to total jitter will be negligible, compared to the 120 fs rms intrinsic jitter of the ADC, and SNR performance in the 2<sup>nd</sup> and 3<sup>rd</sup> Nyquist will be improved. Better SNR performance over frequency will then necessarily go through the improvement of intrinsic ADC jitter (< 50 fs rms for instance). On the other hand, using a lower performance phase noise floor sinewave source will cause extra rolloff of the SNR in 2<sup>nd</sup> Nyquist region. Example: 150 dBc/Hz phase noise will feature a time domain jitter of 188 fs rms time domain jitter for a 2.5 GHz carrier, and a 145 dBc/Hz phase noise will feature 375 fs rms time domain jitter at 2.5 GHz. Therefore the impact on SNR (and therefore ENOB performance) for very high analog input frequencies is no more negligible against ADC intrinsic jitter, and the SNR performance will be impacted in these cases. As a conclusion, the recommended phase noise floor shall be at least 155 dBc / Hz for optimum SNR performance over multiple Nyquist zones. Any improvement in phase noise floor will help to save a few dBs especially in the 2<sup>nd</sup> and 3<sup>rd</sup> Nyquist zones. Note: If a fixed clock source can be used, (i.e.: non swept clock), the sinewave clock source can be band-pass filtered to further improve the phase noise floor. #### 5.3.2 Driving the EV10AS150A with a Square Wave Differential Cock Input If the clock input signal is a square wave, the incoming signal slew-rate becomes independent to signal amplitude and frequency: So far the slew-rate of the square clock signals is constant and controlled (> 5 GV/s), the SNR performance of the ADC will be independent to clock signal frequency and amplitude. Consequently with square wave clock signals, much lower signal amplitudes and frequencies can be entered to the ADC as with sinewaves. With square waves, the SNR performance will be mainly dependant on time domain jitter, which shall remain below 100 fs rms, to ensure optimum SNR performance especially in the 2<sup>nd</sup> and 3<sup>rd</sup> Nyquist as detailed in the previous sections. With a square wave clock input, a minimum amplitude of $\pm 125$ mV peak = 250 mVpp can be entered without impact on linearity (SFDR and THD) and SNR. LVDS logic compatible and LVPECL logic compatible clock inputs can therefore be used to drive the EV10AS150A ADC clock input, so far the time domain jitter of the square wave is < 100 fs rms, and slew-rate is < 5GV/s. So it is not actually the rise/fall time of the square wave clock signals which are of interest, but the actual Slew-rate of the clock edges. For LVPECL square wave clock input featuring a typical rise time (20% to 80%) of 75 ps for 800 mV voltage swing, the corresponding signal slew-rate is roughly 500 mV/75 ps = 6.6 GV/s, which is convenient. In addition to that, the time domain jitter shall be < 100 fs rms. (e.g.: 70 fs rms). LVDS and/or LVPECL compatible low jitter regeneration signals Buffers are commercially available, featuring less than 100 fs rms time domain jitter. Of course, the sinewave to square wave regeneration buffers shall be driven by a low phase noise sinewave reference clock source (> 155 dBc/Hz), as stated in the previous sections: The additional jitter due to the square wave regeneration circuitry has then to be RSS summed to the driving sinewave signal time domain jitter (e.g.: 100 fs rms time domain jitter which are achieved by a 155 dBc/Hz sinewave clock source will have to be RSS summed with a 70 fs rms square wave jitter, yielding to $SQRT(100^2 + 70^2) = 122$ fs rms total external jitter (sinewave & square wave). In these conditions, the SNR performance of the ADC will be nearly 49 dB at Fin = 3000 MHz, (-1 dBFS at 2.5 Gsps). It is reminded that an SNR of 50 dB at (3000 MHz, -1 dBFS) is achieved if the external clock source jitter contribution can be neglected, only taking into account the 120 fs rms intrinsic sampling clock jitter of the ADC, assuming ideal (jitter-free) external clock sources with ultra fast slew-rates (> 10 GV/s). #### Note 1: ADC Minimum sampling clock frequency: The square wave clock input frequency shall not be lower than 500 MHz minimum, to avoid SNR and THD rolloff due to front-end Track and Hold droop rate. Recommended minimum value for clock frequency over temperature is 1 GHz to avoid any roll-off in dynamic performance. #### Note 2: ADC SNR performance at low analog input frequencies: The sampling clock jitter effect on SNR is negligible at low input frequencies (oversampling conditions). The SNR performance for low input frequencies is mainly dictated by the ADC front-end Track and Hold input referred thermal noise integrated over the 5 GHz Analog input Bandwidth (times $\pi/2$ assuming 1<sup>st</sup> order rolloff). The measured SNR in oversampling conditions is 54 dB. The ADC deviation from ideal quantification noise (Differential Non Linearity: DNL) on SNR performance is negligible compared to input referred thermal noise: The measured Differential Non Linearity (DNL) is < 0.5 LSB peak (= 0.2 lsb rms) at 2.5 Gsps 1<sup>st</sup> and 2<sup>nd</sup> Nyquist, which is the same order of magnitude as quantification noise Q/SQRT(12). #### Note 3: Effect of 3WSI SDA (Sampling Delay Adjust) tunable delay line on ADC intrinsic jitter The previous assumptions are made with ADC intrinsic clock jitter = 120 fs rms, which is assuming the sampling clock adjust is de-activated (SDA OFF), which is the case by default setting at ADC Reset. If multiple ADCs need to be interleaved, the respective Aperture delays of the ADCs need to be carefully aligned, and fine tuned with the "SDA" function monitored by the 3 Wire Serial Interface (3WSI), by activating the SDA function (SDA ON). Turning "ON" the SDA will activate an internal tunable delay line in serial with the sampling clock path, (which is bypassed if SDA is turned OFF). By turning ON the SDA, the ADC intrinsic jitter becomes 150 fs rms (with minimum delay), since some additional extra delay cells will contribute to jitter, which will slightly impact the SNR performance by 1 dB at Fin = 2500 MHz. (50 dB with SDA turned OFF, and 49 dB if SDA is turned ON). If SDA is turned ON and fully tuned (maximum delay), the ADC intrinsic jitter becomes 170 fs rms. Refer to chapter 4.6.6. for more information about Sampling Delay Adjust function. #### 5.4 LVDS Output Implementation Output Data, Output Clock (Data Ready) and out-of-range bit are LVDS signals that needs to be $100\Omega$ differentially terminated. #### Output data: - In-phase (Ai) and inverted phase (AiN) digital outputs on DEMUX Port A (with i = 0...9) - In-phase (Bi) and inverted phase (BiN) digital outputs on DEMUX Port B (with i = 0...9) - In-phase (Ci) and inverted phase (CiN) digital outputs on DEMUX Port C (with i = 0...9) - In-phase (Di) and inverted phase (DiN) digital outputs on DEMUX Port D (with i = 0...9) A0, B0, C0, D0 are the LSB, A9, B9, C9, D9 are the MSB #### Output Clock (Data Ready) - In-phase DR and inverted phase DRN. - In-phase DRA and inverted phase DRAN on DEMUX Port A used in staggered mode. - In-phase DRB and inverted phase DRBN on DEMUX Port B used in staggered mode. - In-phase DRC and inverted phase DRCN on DEMUX Port C used in staggered mode. - In-phase DRD and inverted phase DRDN on DEMUX Port D used in staggered mode. #### Out of Range - In-phase AOR and inverted phase AORN on DEMUX Port A used in simultaneous mode. - In-phase BOR and inverted phase BORN on DEMUX Port B used in simultaneous mode. - In-phase COR and inverted phase CORN on DEMUX Port C used in simultaneous mode. - In-phase DOR and inverted phase DORN on DEMUX Port D used in simultaneous mode. Each of these outputs should be terminated by $100\Omega$ differential resistor placed as close as possible to the differential receiver (inside receiver is even better). In 1:2 DMUX Ratio the unused Output Data and out-of-range bit (Port C and D) could be leave floating without $100\Omega$ differential resistor. **Figure 5-7.** Differential Digital Outputs Terminations ( $100\Omega \text{ LVDS}$ ) ## 5.5 DRR and ASYNCRST Implementation FPGA outputs can be directly connected to ADC DRR and ASYNCRST inputs. **Figure 5-8.** DRR and ASYNCRST Signals Implementation Note: Take care of signal integrity to avoid parasitic transitions. ## **Package Description** #### 6.1 **Package Outline** Figure 6-1. EBGA 317 Package Outline | DIMENSIONAL REFERENCES | | | | | | | |------------------------|-----------|-------------|-------|--|--|--| | REF. | MIN. | NOM. | MAX. | | | | | Α | 1.25 | 1.45 | 1.65 | | | | | A1 | 0.50 | 0.60 | 0.70 | | | | | A2 | 0.75 | 0.85 | 0.95 | | | | | A4 | 0.10 | | | | | | | D | 34.80 | 35.00 | 35.20 | | | | | D1 | 30 | 3.02 (BSC.) | | | | | | E | 24.80 | 25.00 | 25.20 | | | | | E1 | 2 | 2.86 (BSC.) | | | | | | b | 0.60 | 0.75 | 0.90 | | | | | MD | | 27 | | | | | | ME | | 19 | | | | | | N | | 317 | | | | | | bbb | | | 0.25 | | | | | ddd | | | 0.20 | | | | | е | 1.27 TYP. | | | | | | | Q | 0.25 | | | | | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. "e" REPRESENTS THE BASIC SOLDER BALL GRID PITCH. - 3. "MD" AND "ME" REPRESENTS THE BASIC SOLDER BALL MATRIX SIZE IN "D" AND "E" DIRECTION RESPECTIVELY, AND SYMBOL "N" IS THE - MAXIMUM ALLOWABLE NUMBER OF BALLS AFTER DEPOPULATING. A DIMENSION "b" IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER PARALLEL TO PRIMARY DATUM C - APARALLEL TO PHIMARY DATUM C. DIMENSION "ddd" IS MEASURED PARALLEL TO PRIMARY DATUM C. PRIMARY DATUM C. AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - PACKAGE SURFACE SHALL BE NI PLATED. - 8 BLACK SPOT FOR PIN 1 IDENTIFICATION. - 9. ENCAPSULANT SIZE MAY VARY WITH DIE SIZE. - "A4" IS MEASURED AT THE EDGE OF ENCAPSULANT TO THE INNER EDGE OF BALL PAD. - 11. DIMENSIONING AND TOLERANCING PER ASME Y14.5 1994 - 12. THE OUTLINE DIMENSION IS REFERENCE TO JEDEC MS034. - 13. FOR QUALIFICATION PURPOSE ONLY. #### 6.2 Land Pattern Recommendation **Figure 6-2.** EBGA 317 Land Pattern Recommendation #### 6.3 Thermal Characteristics As there is no JEDEC standard definition for the thermal resistance applied to a multi-die device, only the thermal resistance for each die (ADC block powered ON only or DMUX block powered ON only) is provided. All results were computed with ANSYS thermal simulation tool and with the following assumptions: - · Half geometry simulation - ADC heating zone = $1.9 \times 1.9 \text{ mm}^2$ - MUX heating 4.0 × 4.0 mm<sup>2</sup> - No air, pure conduction, no radiation Table 6-1. Thermal Resistor | | Rth junction to bottom of balls | Rth junction to<br>Top of Case | Rth junction to<br>Board <sup>(1)</sup> | Rth junction to ambient | |--------------------|---------------------------------|--------------------------------|-----------------------------------------|-------------------------| | ADC block ON only | 7°C/W | 4.1°C/W | 8°C/W | 17.1°C/W | | DMUX block ON only | 3.9°C/W | 1.5°C/W | 4.9°C/W | 13.9°C/W | Note: 1. Assumed board size = $53 \times 43$ mm<sup>2</sup>. #### 6.3.1 Thermal Management Recommendations In still air and $25^{\circ}$ C ambient temperature conditions, the maximum temperature of $106^{\circ}$ C + $25^{\circ}$ C = $131^{\circ}$ C is reached for the ADC block. It is consequently necessary to manage heat from the EV10AS150 very carefully to avoid permanent damages of the device due to over temperature operation. In no air cooling conditions, an external heatsink must be placed on top of package. An electrical isolation may be necessary as the TOP of the package is at ground potential. It is advised to use an external heatsink with intrinsic thermal resistance better than 4°C/Watt when using air at room temperature 20–25°C. At 60°C, the external heatsink should have an intrinsic thermal resistance better than 3°C/Watt. Figure 6-3. EV10AS150A-EB Evaluation Board Heat Sink Outlines #### 6.4 Moisture Characteristics This device is sensitive to the moisture (MSL3 according to JEDEC standard). Its shelf life in sealed bag is 12 months at < 40°C and < 90% relative humidity (RH). Once the bag is opened, devices that will be subjected to infrared reflow, vapor-phase reflow, or equivalent processing (peak package body temp. 260°C for ROHS versions and 220°C for non ROHS versions) must be: - Mounted within 168 hours at factory conditions of $\leq$ 30°C/60% RH, or - Stored at ≤ 20% RH Before mounting, devices will require baking if the humidity indicator is > 20% when read at $23^{\circ}$ C $\pm 5^{\circ}$ C. If baking is required, devices may be baked for: - 192 hours at 40°C + 5°C/-0°C and < 5% RH for low-temperature device containers, or - 24 hours at 125°C ± 5°C for high-temperature device containers ## 7. Ordering Information **Table 7-1.** Ordering Information | Part Number | Package | Temperature | Screening | Comments | |-----------------|-----------------|-----------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------| | EVX10AS150ATP | EBGA317 | Ambient | Prototype | | | EV10AS150ACTP | EBGA317 | Commercial grade<br>0°C < T <sub>amb</sub> ; T <sub>J</sub> < 90°C | Standard | Production version | | EV10AS150AVTP | EBGA317 | Industrial grade<br>-40°C < T <sub>amb</sub> ; T <sub>J</sub> < 110°C | Standard | Production version | | EV10AS150ACTPY | EBGA317<br>RoHS | Commercial grade<br>0°C < T <sub>amb</sub> ; T <sub>J</sub> < 90°C | Standard | Production version | | EV10AS150AVTPY | EBGA317<br>RoHS | Industrial grade<br>-40°C < T <sub>amb</sub> ; T <sub>J</sub> < 110°C | Standard | Production version | | EV10AS150ATP-EB | EBGA317 | Ambient | Prototype | Evaluation Board with<br>soldered<br>EVX10AS150ATP<br>prototype in EBGA317<br>package | ## **EV10AS150A** ## **Table of Contents** | | Featu | ıres | 1 | |---|-------|-------------------------------------------------------------|----| | | Perfo | ormance | 1 | | | Scree | ening | 1 | | | Appli | ications | 2 | | 1 | Block | k Diagram | 2 | | 2 | Spec | ifications | 3 | | | 2.1 | Absolute Maximum Ratings | 3 | | | 2.2 | Recommended Conditions of Use | 6 | | | 2.3 | Electrical Characteristics for Supplies, Inputs and Outputs | 7 | | | 2.4 | Converter Characteristics | 9 | | | 2.5 | Transient and Switching Characteristics | 13 | | | 2.6 | Timing Diagram | 15 | | | 2.7 | Digital Output Data Coding | 20 | | | 2.8 | Explanation of Test Levels | 20 | | | 2.9 | Definition of Terms | 21 | | 3 | Pin D | Description | 23 | | | 3.1 | Pinout View | 23 | | | 3.2 | Pin Description Table | 24 | | 4 | Theo | ry of Operation | 31 | | | 4.1 | Overview | 31 | | | 4.2 | Functional Pin Table | 32 | | | 4.3 | RESETs and ADC Synchronization | 33 | | | 4.4 | Control Signal Settings (DMUX) | 35 | | | 4.5 | ADC 3 Wire Serial Interface (ADC Controls) | 41 | | | 4.6 | Die Junction Temperature Monitoring | 46 | | 5 | Appli | ications Information | 47 | | | 5.1 | Bypassing, Decoupling and Grounding | 47 | | | 5.2 | Analog Input Implementation | 53 | | | 5.3 | Clock Input Implementation | 55 | | | 5.4 | LVDS Output Implementation | 60 | | | 5.5 | DRR and ASYNCRST Implementation | 61 | ## **EV10AS150A** | 6 | Package Description | | 62 | |---|----------------------|-----------------------------|----| | | | Package Outline | | | | 6.2 | Land Pattern Recommendation | 63 | | | 6.3 | Thermal Characteristics | 64 | | | 6.4 | Moisture Characteristics | 65 | | 7 | Ordering Information | | 65 | | | Table of Contents | | i | # e<sub>2</sub>v #### How to reach us Home page: www.e2v.com Sales offices: Europe Regional sales office e2v Itd 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 mailto: enquiries@e2v.com e2v sas 16 Burospace F-91572 Bièvres Cedex France Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 mailto: enquiries-fr@e2v.com e2v gmbh Industriestraße 29 82194 Gröbenzell Germany Tel: +49 (0) 8142 41057-0 Fax: +49 (0) 8142 284547 mailto: enquiries-de@e2v.com **Americas** e2v inc 520 White Plains Road Suite 450 Tarrytown, NY 10591 USA Tel: +1 (914) 592 6050 or 1-800-342-5338, Fax: +1 (914) 592-5148 mailto: enquiries-na@e2v.com **Asia Pacific** e2v ltd 11/F., Onfem Tower, 29 Wyndham Street, Central, Hong Kong Tel: +852 3679 364 8/9 Fax: +852 3583 1084 mailto: enquiries-ap@e2v.com **Product Contact:** e2v Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 Hotline: mailto: hotline bdc@e2v.com Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no liability for the consequences of any use thereof and also reserves the right to make corrections, modifications, enhancements, improvements, and other changes of its products without prior notice. Users of e2v products should obtain the latest relevant information before placing orders and should verify that such information is current and complete. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of broadband data converters or other devices in accordance with information contained herein. e2v semiconductors SAS 2010 0954C-BDC-03/10 ## **EV10AS150A**