

# CCD42-40 NIMO Back Illuminated High Performance CCD Sensor

#### **FEATURES**

- 2048 by 2048 pixel format
- 13.5 µm square pixels
- Image area 27.6 x 27.6 mm
- Back Illuminated format for high quantum efficiency
- Full-frame operation
- · Symmetrical anti-static gate protection
- Very low noise output amplifiers
- Dual responsivity output amplifiers
- Wide dynamic range for 15-bit operation
- Gated dump drain on output register
- 100% active area
- · New compact footprint package

### **APPLICATIONS**

- Scientific Imaging
- Microscopy
- Medical Imaging
- Astronomy

### INTRODUCTION

This version of the CCD42 family of CCD sensors has full-frame architecture. Back illumination technology, in combination with extremely low noise amplifiers, makes the device well suited to the most demanding applications requiring a high dynamic range. To improve the sensitivity further, the CCD is manufactured without anti-blooming structures. The CCD is available with either standard or deep depleted silicon.

There are two low noise amplifiers in the read out register, one at each end. Charge can be made to transfer through either or both amplifiers by making the appropriate  $R\varnothing$  connections. The readout register has a gate controlled dump drain to allow fast dumping of unwanted data.

The register is designed to accommodate four image pixels of charge and a summing well is provided capable of holding six image pixels of charge. The output amplifier has a feature to enable the responsivity to be reduced, allowing the reading of such large charge packets.

Other variants of the CCD42-40 available are front illuminated format and inverted mode. In common with all e2v technologies CCD Sensors, the front illuminated CCD42-40 can be supplied with a fibre-optic window or taper, or with a phosphor coating.

Designers are advised to consult e2v should they be considering using CCD sensors in abnormal environments or if they require customised packaging.



#### TYPICAL PERFORMANCE

#### (Low noise mode)

| Pixel readout frequency      | 45 kHz                     |
|------------------------------|----------------------------|
| Output amplifier sensitivity | 4.5 μV/e <sup>-</sup>      |
| Peak signal                  | 150 ke <sup>-</sup> /pixel |
| Dynamic range @ 18 kHz       | 50000:1                    |
| Spectral range               | 200-1060 nm                |
| Readout noise @ 18 kHz       | 3 e <sup>-</sup> rms       |
| Peak output voltage          | 675 mV                     |

#### **GENERAL DATA**

#### **Format**

| Image area                          | 27.6 x 27.6 mm        |
|-------------------------------------|-----------------------|
| Active pixels                       | 2048 (H) x 2048+4 (V) |
| Pixel size                          | 13.5 x 13.5 μm        |
| Number of output amplifiers         | 2                     |
| Number of underscan (serial) pixels | 50                    |

#### **Package**

| Package size      | 37.0 x 51.7 mm    |
|-------------------|-------------------|
| Number of pins    | 24                |
| Inter-pin spacing | 2.54 mm           |
| Inter-row spacing | 45.72 mm          |
| Window material   | Removable glass   |
| Package type      | Ceramic DIL array |

Whilst e2v technologies has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v technologies accepts no liability beyond the set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.

e2v technologies (uk) limited, Waterhouse Lane, Chelmsford, Essex CM1 2QU United Kingdom Holding Company: e2v technologies plc Telephone: +44 (0)1245 493493 Facsimile: +44 (0)1245 492492

Contact e2v by e-mail: <a href="mailto:enquiries@e2v.com">enquiries@e2v.com</a> or visit <a href="mailto:www.e2v.com">www.e2v.com</a> for global sales and operations centres.

## **PERFORMANCE**

|                           |               |                  | Min       | Typical | Max            | Units                     | Note |  |
|---------------------------|---------------|------------------|-----------|---------|----------------|---------------------------|------|--|
| Peak charge storage       |               |                  | 80,000    | 150,000 |                | e <sup>-</sup> /pixel     | 1    |  |
| Peak output voltage (unb  | oinned)       |                  |           | 675     |                | mV                        | 3    |  |
| Dark signal at 293 K      | Standard Sili | con              |           | 20,000  | 45,000         | e <sup>-</sup> /pixel/s   | 2, 8 |  |
| Dark signal at 153 K      | Deep Deplete  | ed Silicon       |           | 0.2     | 1              | e <sup>-</sup> /pixel/hr  | 2, 7 |  |
| Charge transfer officions | .,            | Parallel         | 99.999    | 99.9999 | -              | %                         | 4    |  |
| Charge transfer efficienc | У             | Serial           | 99.999    | 99.9993 | -              | %                         | 4    |  |
| Output amplifier          | Low noise     | Low noise mode   |           | 4.5     | 6              | μV/e <sup>-</sup>         |      |  |
| responsivity              | High signa    | High signal mode |           | 1.5     |                |                           | 3    |  |
| Readout noise             | Low noise     | Low noise mode   |           | 3       | 4              | rms e <sup>-</sup> /pixel | 5    |  |
| Readout noise             | High signa    | High signal mode |           | 6       |                | rms e <sup>-</sup> /pixel | 3    |  |
| Readout frequency         |               | _                | 45        | 3000    | KHz            | 6                         |      |  |
| Output node capacity      |               |                  | 1,000,000 |         | e <sup>-</sup> | 3, 9                      |      |  |
| Output Non-Linearity      |               |                  | -1.5      | -       | +1.5           | %                         | 11   |  |

## **SPECTRAL RESPONSE**

## Standard Silicon at 238K (-35C)

|                    | Minimum Response (QE) (see note 10) |                                 |                                            |                                          |                                       |                                         |                              |                                                     |   |
|--------------------|-------------------------------------|---------------------------------|--------------------------------------------|------------------------------------------|---------------------------------------|-----------------------------------------|------------------------------|-----------------------------------------------------|---|
| Wavelength<br>(nm) | Enhanced<br>Process<br>UV Coated    | Enhanced<br>Process<br>Uncoated | Enhanced<br>Process<br>Broadband<br>Coated | Enhanced<br>Process<br>Midband<br>Coated | Basic<br>Process<br>Midband<br>Coated | Basic<br>Process<br>Broadband<br>Coated | Basic<br>Process<br>Uncoated | Response<br>Non-<br>uniformity<br>(1 <sub>0</sub> ) |   |
| 300                | 45                                  | 25                              | -                                          | -                                        | -                                     | -                                       | -                            | -                                                   | % |
| 350                | 45                                  | 30                              | 50                                         | 25                                       | 15                                    | 25                                      | 10                           | -                                                   | % |
| 400                | 55                                  | 40                              | 80                                         | 50                                       | 40                                    | 55                                      | 25                           | 3                                                   | % |
| 500                | 60                                  | 50                              | 80                                         | 85                                       | 85                                    | 75                                      | 55                           | -                                                   | % |
| 650                | 60                                  | 55                              | 75                                         | 85                                       | 85                                    | 75                                      | 50                           | 3                                                   | % |
| 900                | 30                                  | 28                              | 30                                         | 30                                       | 30                                    | 30                                      | 28                           | 5                                                   | % |

## Deep Depleted Silicon at 188K (-85C)

| Wavelength<br>(nm) |                                      | Minimum Response (QE)                    |                                          |                           |                                    |   |  |
|--------------------|--------------------------------------|------------------------------------------|------------------------------------------|---------------------------|------------------------------------|---|--|
|                    | Enhanced Process<br>Broadband Coated | Basic Process NIR<br>(ER1 900 nm) Coated | Astronomy Process<br>Multilayer 2 Coated | Basic Process<br>Uncoated | Response<br>Non-uniformity<br>(1σ) |   |  |
| 300                | -                                    | -                                        | -                                        | -                         | -                                  | % |  |
| 350                | 40                                   | -                                        | 30                                       | 10                        | -                                  | % |  |
| 400                | 70                                   | 25                                       | 75                                       | 25                        | 3                                  | % |  |
| 500                | 75                                   | 45                                       | 75                                       | 50                        | -                                  | % |  |
| 650                | 70                                   | 75                                       | 80                                       | 55                        | 3                                  | % |  |
| 900                | 40                                   | 45                                       | 50                                       | 40                        | 5                                  | % |  |

## **ELECTRICAL INTERFACE CHARACTERISTICS**

## **Electrode Capacitances (Measured at mid-clock level)**

|                                                  | Min | Typical | Max |    |
|--------------------------------------------------|-----|---------|-----|----|
| IØ/IØ interphase                                 | -   | 16      | -   | nF |
| IØ/SS                                            | -   | 32      | •   | nF |
| RØ/RØ interphase                                 | -   | 80      | -   | pF |
| R∅/(SS + DG + OD)                                | -   | 150     | -   | pF |
| Output impedance at typical operating conditions | -   | 350     | -   | Ω  |

#### **NOTES**

- Signal level at which resolution begins to degrade. The typical values are those expected from design.
- The typical average (background) dark signal at any temperature T (kelvin) between 230 K and 300 K may be estimated from:

$$Q_d/Q_{d0} = 122 T^3 e^{-6400/T}$$

where Q□d0□ is the dark signal at 293 K.

- 3. Not production tested at factory.
- CCD measurements made using charge generated by X-ray photons of known energy.
- Measured at a pixel readout frequency of 18 KHz using a dual-slope integrator technique (i.e. correlated double sampling). All other tests measured at 45 KHz.
- Readout above 3 MHz can be achieved but performance to the parameters given cannot be guaranteed.
- Measured at 188K, excluding white defects with substrate at 3V
- 8. Measured at 238K, excluding white defects with substrate held high.
- With output circuit configured in low responsivity/high capacity mode (OG2 high).
- 10. The uncoated process is suitable for soft X-ray and EUV applications.
- Non-Linearity measured over the signal range 20-150ke with pixel binning.

#### **BLEMISH SPECIFICATION**

**Traps** Pixels where charge is temporarily held.

Traps are counted if they have a

capacity greater than 200 e-.

level of less than 80% of the local mean at a signal level of approximately half

full-well.

generation rate 20 times the specified maximum dark signal generation rate (measured between 243 and 293 K). The typical temperature dependence of white spot blemishes is the same as that of the average dark signal i.e.:

 $Q_d/Q_{d0} = 122T^3e^{-6400/T}$ 

Column defects A column which contains at least 50

white or 50 black defects.

#### Standard Silicon

| GRADE                             | 0   | 1   | 2   |
|-----------------------------------|-----|-----|-----|
| Column defects;<br>black or white | 0   | 3   | 6   |
| Black spots                       | 100 | 150 | 250 |
| Traps >200 e <sup>-</sup>         | 10  | 20  | 30  |
| White spots                       | 100 | 150 | 200 |

#### **Deep Depleted Silicon**

| GRADE                             | 0   | 1   | 2    |
|-----------------------------------|-----|-----|------|
| Column defects;<br>black or white | 3   | 6   | 10   |
| Black spots                       | 250 | 500 | 1000 |
| Traps >200 e <sup>-</sup>         | 20  | 30  | 40   |
| White spots                       | 250 | 500 | 800  |

Grade 5 Devices which are fully functional, with

image quality below that of grade 2, and which may not meet all other

performance parameters.

**Note:** The effect of temperature on defects is that traps will be observed less at higher temperatures but more may appear below 243 K. The amplitude of white spots and columns will decrease rapidly with temperature.

TYPICAL SPECTRAL RESPONSE (At -35 °C for Standard Silicon, -85 °C for Deep Depleted Silicon)





## TYPICAL OUTPUT CIRCUIT NOISE (If Measured using clamp and sample)



## TYPICAL VARIATION OF DARK CURRENT WITH SUBSTRATE VOLTAGE at 293K



## TYPICAL VARIATION OF DARK SIGNAL WITH TEMPERATURE



## **DEVICE SCHEMATIC**



## CONNECTIONS, TYPICAL VOLTAGES AND ABSOLUTE MAXIMUM RATINGS

|     |      |                                  | CLOCK   | CLOCK HIGH OR<br>DC LEVEL (V) |              |     | MAXIMUM RATINGS                 |
|-----|------|----------------------------------|---------|-------------------------------|--------------|-----|---------------------------------|
| PIN | REF  | DESCRIPTION                      | Typical | Min                           | Typical      | Max | with respect to V <sub>SS</sub> |
| 1   | SS   | Substrate (see note 12)          | n/a     | 0                             | 9            | 10  | -                               |
| 2   | OG1  | Output gate 1                    | n/a     | 2                             | 3            | 4   | ±20 V                           |
| 3   | OSL  | Output transistor source (left)  | n/a     |                               | see note 13  |     | −0.3 to +25 V                   |
| 4   | ODL  | Output drain (left)              | n/a     | 27                            | 29           | 31  | -0.3 to +32 V                   |
| 5   | RDL  | Reset drain (left)               | n/a     | 15                            | 17           | 19  | −0.3 to +25 V                   |
| 6   | DD   | Dump drain                       | n/a     | 22                            | 24           | 26  | −0.3 to +30 V                   |
| 7   | DG   | Dump gate (see note 14)          | 0       | -                             | 12           | 15  | ±20 V                           |
| 8   | RDR  | Reset drain (right)              | n/a     | 15                            | 17           | 19  | −0.3 to +25 V                   |
| 9   | ODR  | Output drain (right)             | n/a     | 27                            | 29           | 31  | -0.3 to +32 V                   |
| 10  | OSR  | Output transistor source (right) | n/a     | see note 13                   |              |     | −0.3 to +25 V                   |
| 11  | OG2  | Output gate 2 (see note 15)      | 4       | 16                            | 20           | 24  | ±25 V                           |
| 12  | SS   | Substrate                        | n/a     | 0                             | 9            | 10  | -                               |
| 13  | SS   | Substrate                        | n/a     | 0                             | 9            | 10  | -                               |
| 14  | ØR   | Reset gate                       | 0       | 8                             | 12           | 15  | ±20 V                           |
| 15  | SW   | Summing well                     |         |                               | Clock as RØ3 |     | ±20 V                           |
| 16  | IØ3  | Image area clock, phase 3        | 0       | 8                             | 10           | 15  | ±20 V                           |
| 17  | IØ1  | Image area clock, phase 1        | 0       | 8                             | 10           | 15  | ±20 V                           |
| 18  | IØ2  | Image area clock, phase 2        | 0       | 8                             | 10           | 15  | ±20 V                           |
| 19  | RØ2L | Register clock phase 2 (left)    | 1       | 8                             | 11           | 15  | ±20 V                           |
| 20  | RØ1L | Register clock phase 1 (left)    | 1       | 8                             | 11           | 15  | ±20 V                           |
| 21  | RØ3  | Register clock phase 3           | 1       | 8                             | 11           | 15  | ±20 V                           |
| 22  | RØ1R | Register clock phase 1 (right)   | 1       | 8                             | 11           | 15  | ±20 V                           |
| 23  | RØ2R | Register clock phase 2 (right)   | 1       | 8                             | 11           | 15  | ±20 V                           |
| 24  | SS   | Substrate                        | n/a     | 0                             | 9            | 10  | -                               |

If all voltages are set to the typical values, operation at or close to specification should be obtained. Some adjustment within the range specified may be required to optimise performance. Refer to the specific device test data if possible.

Maximum voltages between pairs of pins:

#### **NOTES**

- 12. Standard silicon variants are tested with high substrate (9 V). Deep depletion variants are tested colder and with low substrate (3 V).
- 13. Not critical; OS = 3 to 5 V below OD typically. Connect to ground using a 3 to 5 mA current source or appropriate load resistor (typically 5 to 10 k $\Omega$ ).
- 14. This gate is normally low. It should be pulsed high for charge dump.
- 15. OG2 = OG1 + 1 V for operation of the output in high responsivity, low noise mode. For operation at low responsivity, high signal, OG2 should be set high.
- 16. With the R $\varnothing$  connections shown, the device will operate through both outputs simultaneously. In order to operate from the left output only, R $\varnothing$ 1(R) and R $\varnothing$ 2(R) should be reversed.

## FRAME READOUT TIMING DIAGRAM



## **DETAIL OF LINE TRANSFER (Not to scale)**



## **DETAIL OF VERTICAL LINE TRANSFER (Single line dump)**



## **DETAIL OF VERTICAL LINE TRANSFER (Multiple line dump)**



## **DETAIL OF OUTPUT CLOCKING (Operation through both outputs)**



## **LINE OUTPUT FORMAT (Split read-out operation)**



## **CLOCK TIMING REQUIREMENTS**

| Symbol              | Description                             | Min                   | Typical            | Max               |    |
|---------------------|-----------------------------------------|-----------------------|--------------------|-------------------|----|
| T <sub>i</sub> □    | Image clock period                      | 10                    | 20                 | see note 17       | μS |
| t <sub>wi</sub>     | Image clock pulse width                 | 5                     | 10                 | see note 17       | μS |
| t <sub>ri</sub>     | Image clock pulse rise time (10 to 90%) | 1                     | 2                  | 0.2T <sub>i</sub> | μS |
| t <sub>fi</sub>     | Image clock pulse fall time (10 to 90%) | t <sub>ri</sub>       | t <sub>ri</sub>    | 0.2T <sub>i</sub> | μS |
| t <sub>oi</sub>     | Image clock pulse overlap               | $(t_{ri} + t_{fi})/2$ | 2                  | 0.2T <sub>i</sub> | μS |
| t <sub>dir</sub>    | Delay time, IØ stop to RØ start         | 3                     | 5                  | see note 17       | μS |
| t <sub>dri</sub>    | Delay time, RØ stop to IØ start         | 1                     | 2                  | see note 17       | μS |
| $T_r$               | Output register clock cycle period      | 300                   | see note 18        | see note 17       | ns |
| t <sub>rr</sub>     | Clock pulse rise time (10 to 90%)       | 50                    | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub> | ns |
| t <sub>fr</sub>     | Clock pulse fall time (10 to 90%)       | t <sub>rr</sub>       | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub> | ns |
| t <sub>or</sub>     | Clock pulse overlap                     | 20                    | 0.5t <sub>rr</sub> | 0.1T <sub>r</sub> | ns |
| t <sub>wx</sub>     | Reset pulse width                       | 30                    | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub> | ns |
| $t_{rx}$ , $t_{fx}$ | Reset pulse rise and fall times         | 20                    | 0.5t <sub>rr</sub> | 0.1T <sub>r</sub> | ns |
| $t_dx$              | Delay time, ØR low to RØ3 low           | 30                    | 0.5T <sub>r</sub>  | 0.8T <sub>r</sub> | ns |

## **NOTES**

- 17. No maximum other than that necessary to achieve an acceptable dark signal at the longer readout times.
- 18. As set by the readout period.

## **OUTPUT CIRCUIT**



## **NOTES**

- 19. The amplifier has a DC restoration circuit which is internally activated whenever IØ3 is high.
- 20. External load not critical; can be a 3 to 5 mA constant current supply or an appropriate load resistor.

# OUTLINES (All dimensions in millimetres; dimensions without limits are nominal)

#### **Standard Ceramic Package**



### Metal Base Package (available to special order)



### **ORDERING INFORMATION**

Options include:

- Temporary quartz window
- Temporary glass window
- Fibre-optic coupling
- UV coating
- X-ray phosphor coating

For further information on the performance of these and other options, contact e2v.

#### HANDLING CCD SENSORS

CCD sensors, in common with most high performance MOS IC devices, are static sensitive. In certain cases a discharge of static electricity may destroy or irreversibly degrade the device. Accordingly, full antistatic handling precautions should be taken whenever using a CCD sensor or module. These include:

- Working at a fully grounded workbench
- Operator wearing a grounded wrist strap
- All receiving socket pins to be positively grounded
- Unattended CCDs should not be left out of their conducting foam or socket.

Evidence of incorrect handling will invalidate the warranty. All devices are provided with internal protection circuits to the gate electrodes (pins 2, 7, 11, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23) but not to the other pins.

### HIGH ENERGY RADIATION

Device parameters may begin to change if subject to an ionising dose of greater than 10<sup>4</sup> rads.

Certain characterisation data are held at e2v technologies. Users planning to use CCDs in a high radiation environment are advised to contact e2v.

#### **TEMPERATURE LIMITS**

|           | Min   | Typical | Max |   |
|-----------|-------|---------|-----|---|
| Storage   | . 153 | -       | 373 | K |
| Operating | . 153 | 243     | 323 | K |

Operation or storage in humid conditions may give rise to ice on the sensor surface on cooling, causing irreversible damage.

Maximum device heating/cooling ......5 K/min